**Bruker BioSpin** IPSO AQS Unit Technical Manual Version 001 NMR Spectroscopy The information in this manual may be altered without notice. BRUKER BIOSPIN accepts no responsibility for actions taken as a result of use of this manual. BRUKER BIOSPIN accepts no liability for any mistakes contained in the manual, leading to coincidental damage, whether during installation or operation of the instrument. Unauthorized reproduction of manual contents, without written permission from the publishers, or translation into another language, either in full or in part, is forbidden. #### This manual was written by #### Rommel/Dudek/Eckert © February 24, 2008: Bruker Biospin GmbH Rheinstetten, Germany P/N: Z31843 DWG-Nr.: Z4D10608 - 001 For further technical assistance on the AVANCE III unit, please do not hesitate to contact your nearest BRUKER dealer or contact us directly at: BRUKER BioSpin GMBH am Silberstreifen D-76287 Rheinstetten Germany Phone: + 49 721 5161 0 FAX: + 49 721 5171 01 Email: service@bruker.de Internet: www.bruker.com | Terms and Abbreviations | v | |------------------------------------------------------------|-----------| | Important Safety Instructions | x<br>xiii | | Technical Specifications | xiv | | · | | | Preparation and Transportation | XV | | Operating Instructions | XVI | | Customer Replaceable Units (CRUs) | xvii | | Service Requests | xviii | | Intelligent Pulse Sequenz Organizer (IPSO) | 1 | | 1. Condensed Introduction to the Essentials | 1 | | 1. 1. Structure and Features | 1 | | Figure1: Block diagram of the IPSO 19" Unit | 4 | | 1. 2. Handling | 4 | | Figure2: Removable screws of the IPSO AQS | 5 | | 1. 3. Ports | 6 | | Figure3: Front View of IPSO AQS | 6 | | Figure4: RCP Circuit | 7 | | Table1: RCP voltage levels and currents | 7 | | Table2: Pin assignment of the RCP signals on IPSO 19" Unit | 8 | | Table3: RCP outputs, versions FTMS and NMR | 8 | | Table4: Pin assignment of the RCP signals on IPSO AQS | 8 | | 1. 4. Boot Operation | 10 | | Table5: BIOS adjustments | 13 | | 1. 5. System Configuration | 13 | | Table6: Interrupt distribution of the IPSO AQS | 14 | | Table7: IPSO Versions | 15 | | Figure5: Host bus of the IPSO AQS | 15 | | 1. 6. Power Supply | 16 | | Table8: IPSO AQS Power Backplanes | 18 | | 2. IPSO Org | 19 | | 2. 1. LVDS Parts | 19 | | 2. 2. Parts and Assemblies of the IPSO AQS | 19 | | 2. 3. Power and Backplane Accessories | 20 | | 2. 4. Test Accessories | 20 | | 2. 5. Introduction Status | 20 | | 2. 6. History of IPSO AQS | 22 | | 3. IPSO Host | 24 | | Figure6: IPSO Host of the "IPSO AQS" | 25 | | 3. 1. IPSO Host Controller (ETX-Module) | 25 | | Figure7: Host Controller "ETX VE4" from Kontron | 26 | | Figure8: Host Controller "ETX PM" from Kontron | 27 | | Table9: Selected Types of ETX-Modules | 28 | |-----------------------------------------------------------------------|----| | Table10: IPSO Host, predefined ETX requirements | 28 | | Table11: BIOS adjustments | 29 | | 3. 2. PCI Bus | 29 | | Table12: Voltage level of signals in several bus segments | 29 | | Figure9: Host bus of the IPSO AQS | 30 | | Table13: PCI device allocation of special signals in the IPSO AQS | 30 | | Table14: Signals at the Standard PCI Connector, 32 bit, 5 or 3.3 Volt | 31 | | Figure10: IPSO AQS Adapter Board | 32 | | Table15: Signals at ST26, PCI1, PCI2 and STB3, upper wiring level | 33 | | Table16: Signals at ST26, PCI1, PCI2 and STB3, lower wiring level | 36 | | Table17: Access ranges of the DSP C6415 | 39 | | Table18: Configuration Space of the "Host Peripheral Interface", PLX | 40 | | Table19: Meaning and 4-byte data of the HPI Configuration space | 40 | | Table20: PLX Subsystem ID of IPSO devices | 40 | | Table21: IPSO19"/AQS PLX Memory Space Register | 40 | | Table22: IPSO19"/AQS PLX Chip Select Register | 41 | | Table23: IPSO19"/AQS PLX Control Register | 41 | | Table24: IPSO19"/AQS PLX Expansion ROM Register | 41 | | Table25: IPSO hardware configuration register | 41 | | Table26: IPSO Flash Signal description | 42 | | Figure11: PLX Gen. Purpose I/O Control and JTAG Interface (GPIO: 54h) | 42 | | Table27: JTAG signal description | 43 | | Table28: INTA wiring on "ETX-P1" and IPSO Host of the IPSO-19U | 43 | | Table29: INT line assignment | 45 | | 3. 3. System Management Bus (SMB) | 45 | | Table30: SMB Device identification – Slave Address | 46 | | Table31: SMB reserved slave Address | 46 | | Table32: ETX-VE reserved SMB slave address | 46 | | Table33: IPSO reserved SMB slave address | 46 | | Table34: IPSO Winbond SMB first serial slave address | 47 | | 3. 4. Reset and Power-ON | 47 | | Figure12: Effect of Reset Buttons | 47 | | Table35: Reset Functions | 47 | | Figure13: Power-On Reset Timing | 48 | | 3. 5. Engineering Design | 49 | | Figure14: IPSO AQS Host and its connector locations | 49 | | Table36: IPSO AQS Host, H12547 JTAG structure | 50 | | Figure15: Pin count of the JTAG connectors | 50 | | Table37: IPSO AQS Host (H12547 ST20) JTAG connector befor the Bridge | 50 | |---------------------------------------------------------------------------|----| | Table38: IPSO AQS Host (H12547 ST19) JTAG connector after the Bridge | 50 | | Table39: IPSO AQS Host, H12547 JTAG structure after the Bridge U10 | 50 | | Table40: IPSO AQS Host, H12547 JTAG structure after the Bridge U8_1 | 51 | | Table41: Power requirements of IPSO AQS Host, H12547 | 51 | | 3. 6. Connectors and Pin Allocation | 51 | | Figure16: Location of the tty, ETH and USB ports at the IPSO AQS Unit | 51 | | Table42: RS232 signals of ports tty0 and tty1, male | 51 | | Table43: Ethernet Port | 52 | | Table44: USB Connectors Signal Assignment | 52 | | Table45: Signal Assignment of the Keyboard and Mouse Connectors, female . | 52 | | Figure17: Parallel port and VGA connector, both female | 53 | | Table46: Pin Assignment of Parallel Port and VGA Port | 53 | | Figure18: Pin count of the IDE connectors | 53 | | Table47: Signal Assignment of IDE Connectors | 53 | | Figure19: ATX Power connector | 54 | | Table48: ATX Power Supply Signal Assignment | 54 | | Figure20: Power Test Connector | 54 | | Table49: Power Test Connector ST5 Signal Assignment (IPSO 19" only) | 54 | | 4. Controller IPSO-Tx | 56 | | Figure21: The TxController as T-, F- and G-Controller | 57 | | 4. 1. Structure of Output Data | 57 | | 4. 1. 1. F-Controller | 57 | | Table50: Word A in the FIFO of F-Controller (64Bit DSP 🛭 FIFO FORMAT) | 57 | | Table51: Word B in the FIFO of F-Controller (64Bit DSP 🛭 FIFO FORMAT) | 58 | | Table52: Wort A at LVDS-Interface (Transfer FCTRL to SGU) | 58 | | Table53: Wort B at LVDS-Interface (Transfer FCTRL to SGU) | 58 | | Table54: Bit Fields of the F-Controller Output Word | 58 | | 4. 1. 2. G-Controller | 59 | | Table55: A-Wort at FIFO output | 59 | | Table56: B-Wort at FIFO output | 59 | | Table57: Gradient Word at LVDS interface, 48 Bit, 80 MHz | 59 | | Table58: Bit Fields of the G-Controller Words | 59 | | 4. 1. 3. T-Controller | 60 | | Table59: FIFO A-Word | 60 | | Table60: FIFO B-Word | 60 | | Table61: Control Fields of the T–Controller FIFO Words | 61 | | 4. 2. Software Interface | 61 | | 4. 2. 1. PCI Addresses | 61 | | Table62: Relation between PCI–Addresses and local addresses | 61 | |--------------------------------------------------------------------------|------------------| | 4. 2. 2. Local Address Layout | 61 | | Table63: Memory Map of the DSP 6415 | 61 | | 4. 2. 3. Content of the DSP Configuration Registers | 62 | | Table64: EMIFA Configuration Register | 62 | | Table65: EMIFB Configuration Register | 63 | | Table66: GPIO Configuration Register | 63 | | 4. 2. 4. Memory at EMIFA | 64 | | Table67: Type of external Memories used on the TxControllers | 64<br><b>6</b> 4 | | Table68: Type of FIFOs used on the TxControllers | 64 | | 4. 2. 6. Flash Prom at the EMIFB Bus | 64 | | Table69: Type of Flash Proms used on the TxControllers | 64 | | 4. 2. 7. Registers at the EMIFB Bus | 64 | | Table70: Ctrl. Regs. common on F-, G- and T-Controller, EMIFB, space CE0 | 65 | | Table71: Output Ctrl. Regs. on F- and G-Controller, EMIFB, space CE0 | 65 | | Table72: RCP Output and Version Reg. on T-Controller, EMIFB, space CE0 | 65 | | Table73: AQ-Bus Control Registers on T-Controller, EMIFB, space CE1 | 66 | | 4. 2. 7. 1. Registers of common use on all TxCtrl–Functions | 66 | | Table74: Sequencer Flag Register | 67 | | Table75: Sequenzer & FIFO Status Register | 68 | | Table76: Control of Sequencer RUN/IDLE | 70 | | Table77: Sequencer Interrupt Control Register | 70 | | Table78: Sequencer Interrupt Status Register | 70 | | Table79: Channel Configuration Register | 71 | | Table80: Slot–Board–Version Register | 72 | | 4. 2. 7. 2. Registers used on F-Controller and G-Controller | 72 | | Figure 22: Bypass Registers gout A, gout B, gout C to LVDS as SGU-A-Word | 74 | | Figure 23: Bypass Registers foutD, foutE, foutF to LVDS as SGU-B-Word | 74 | | Figure24: Bypass Regs. goutA, goutB, goutC to LVDS, Gradient-Data-Word . | 74 | | Figure25: Bypass Regs goutA, goutB, goutC to LVDS, Next Gradient Word | 74 | | Table81: LVDS Deskew Register | 75 | | 4. 2. 7. 3. Registers used on T-Controller only | 75 | | Table82: Board Version Register t_brdv | 76 | | Table83: Register rcpout | 76 | | Table84: Relations between tout-registers, FIFO-words and setnmr-words | 77 | | Table85: T-Controller Output Register tout0,,tout4 | 77 | | Table86: Register rcpout | 77 | | Table87: Sequencer Program Version | 77 | | Table88: Control of AQSTART | 78 | |---------------------------------------------------------------------------|----| | Table89: Control of Suspend/Resume | 79 | | Table90: Register of Suspend Trigger Select | 79 | | Figure26: Next-Value Counter | 80 | | Table91: Function of Emergency Stop | 80 | | Figure27: Counter logic | 81 | | Table92: Select Reg. for external trigger source of Rotor synchronisation | 82 | | Table93: Rotation Counter Enable | 82 | | Table94: Rotation Counter-1 | 83 | | Table95: Rotation Counter-2 | 83 | | 4. 3. Engineering Design | 84 | | Figure28: IPSO AQS ACQ built from 5 TxControllers | 84 | | Table96: IPSO AQS ACQ, H12549 JTAG structure | 85 | | Table97: IPSO AQS ACQ, H12549 JTAG structure after Bridge U26 | 85 | | Table98: IPSO AQS ACQ, H12549 JTAG structure after Bridge U35 | 86 | | 4. 4. Pin allocation of Connectors | 86 | | Figure29: Pin location of the 48-Bit LVDS Connector at PCB | 86 | | Table99: Cable and Pin Assignment | 86 | | 5. RxController | 88 | | Figure30: The RxController | 88 | | 5. 1. Structure of input words at the LVDS-Receiver and the FIFO | 89 | | 5. 1. 1. Words from F–Controller | 89 | | Table100: F-Ctrl words at output of LVDS receiver and FIFO (F-Ctrl Mode) | 89 | | Table101: Bit Fields of the F-Controller Output Word | 89 | | 5. 1. 2. Words from G–Controller | 89 | | Table102: G-Ctrl words at output of LVDS receiver and FIFO (G-Ctrl Mode) | 90 | | Table103: Bit Fields of the G-Controller Output Word | 90 | | 5. 1. 3. Words from the DRU | 90 | | Table104: DRU words at output of LVDS receiver and FIFO (DRU Mode) | 90 | | Table105: Bit Fields of the DRU–Controller Output Word | 90 | | 5. 2. Software Interface | 90 | | 5. 2. 1. PCI Addresses | 91 | | Table106: Relations between PCI– and local addresses on R–Controller | 91 | | 5. 2. 2. Local Address Layout | 91 | | Table107: Memory Map of the DSP 6415 on R–Controller | 91 | | 5. 2. 3. Content of the DSP Configuration Registers | 92 | | Table108: EMIFA Configuration Register | 92 | | Table109: EMIFB Configuration Register | 92 | | Table110: GPIO Configuration Register | 93 | | 5. 2. 4. Memory at EMIFA, space CE0 | 93 | |----------------------------------------------------------------|-----| | Table111: Type of external Memories used on the RxControllers | 93 | | 5. 2. 5. FIFO at EMIFA, space CE3 | 93 | | Table112: Type of FIFOs used on the RxControllers | 93 | | 5. 2. 6. Flash Prom at the EMIFB Bus, space CE2 | 94 | | Table113: Type of Flash Proms used on the RxControllers | 94 | | 5. 2. 7. Registers at the EMIFB Bus, space CE0 | 94 | | Table114: Device Codes on EMIFB (CE0 space), existent on RCtrl | 94 | | 5. 2. 7. 1. Register Description | 94 | | Table115: Control Register | 95 | | Table116: Channel Register | 95 | | Table117: Channel Configuration Register | 96 | | Table118: Slot-Board-Version Register | 96 | | Table119: Status Register | 97 | | 5. 3. Data Acquisition and Time Measurement | 98 | | 5. 3. 1. R-Ctrl operating in F-Controller Mode | 98 | | Table120: Effect of Word-ID in F-Controller Mode | 98 | | 5. 3. 2. R-Ctrl operating in G-Controller Mode | 99 | | Table121: Effect of Valid and NG bit in G-Controller Mode | 99 | | 5. 3. 3. R-Ctrl operating in DRU Mode | 99 | | Table122: Effect of Data and Control bit in DRU Mode | 99 | | 5. 4. Engineering Design | 100 | | Figure31: IPSO AQS Host with embedded RxController | 100 | | Table123: JTAG Structure of the RxController on IPSO AQS Host | 101 | | Table124: Currents | 101 | | 5. 5. Pin allocation of Connectors | 101 | | Figure32: Pin location of the 48-Bit LVDS Connector at PCB | 101 | | Table125: Cable and Pin Assignment | 101 | # **Terms and Abbreviations** The following table lists terms and abbreviations used in this dokument. | TOPSPIN-PC | Processing Computer running TOPSPIN; server of the IP-SOs diskless Linux | |--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IPSO | Intelligent Pulse Program Organizer;<br>System consisting of the IMB, the PCI-Host and a different<br>bundle of Controllers | | IPSO AQS | IPSO version to be mountet in the AQS-Rack ("Nanobay" or "Microbay") | | IPSO 19" Unit,<br>IPSO 19inch Unit | IPSO version as standalone Case of the 19-Inch Standard | | IPSO Host,<br>CCU, PCI-Host, spect | Assemly group containing the IPSO Host Controller (PC module, ETX), Computer Interfaces and the Host Bus (PCI) | | IPSO Host Controller | IBM-PC compatible Modulcomputer (ETX) | | IPSO AQS Host | IPSO Host of IPSO AQS including computer, interfaces and R-Controller | | IPSO Motherboard, IMB | IPSO Host of IPSO 19"-Unit including computer, interfaces and bus structure | | IPSO-Tx, TxController, TxCtrl | TxController, capable of sending sequences of application parameters; Single channel for IPSO 19" Unit, five channel for IPSO AQS | | IPSO AQS ACQ | Five channel TxController board of IPSO AQS | | IPSO-Rx, RxController, RC, rc R-Controller, RxCtrl | RxController, capable of receiving sequences of application results or parameter streams sent by TxCtrl in cases of using the "ipsotest" | | T-Controller, TC, tc;<br>F-Controller, FC, FC1,<br>fc, fc1;<br>G-Controller, GC, gc; | TxController with dedicated and application specific functionallity for: T=Timing control, F=Frequency control, G=Gradient control; In print messages: "F-Controller1, (fc1)" means the first channel frequency controller. | | X-Controller, XC, xc<br>Controller Board, Con-<br>troller | Collektive term of controllers without functional differentia-<br>tion; means in each case a TC or RC controller based on<br>C6400 | |-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U-Controller, UC, uc; | Stands for "unknown controller" and describes a C6400-based controller with unknown content in its version register, e.g. a C6400-based device of an unknown manufacturer | | C6400 | CPU of the Controller; DSP from Texas Instruments | | ІМВ | IPSO Motherboard, IPSO Host of 19"-Unit | | Host-Bus, PCI-Bus | Control-, data- and addressbus for communication between Host Controller and X-Controllers | | RCP | Real-Time-Clock-Puls | | LVDS Cable | Transmission cable at the LVDS connector of X-Controllers | | PCI-Master | PCI device which is able to initiate a transaction over the PCI bus (Host Bus) | | Local Address | Onboard address out of the local processor's address layout, different from the PCI Address in the upper 10 bit | | PCI Address | Onboard address out of the PCI bus address layout, different from the Local Address in the upper 10 bit; The Bruker user interfaces use the Local Address only. | | channel, Kanal | Controller dedicated to a subtask of the application | | AQ-Bus | Bundle of signals which control on a clock base (80 MHz) the channel operation and the communication between the channels | | Master Controller | Controller of the zero-delay channel (first one) which decides on the AQ-Bus operation and communicates with the Slave Controllers One exclusive master has to be in the system. Only the master drives many of the AQ-Bus signals. | | Slave Controller | A controller which is funcional dependent on the decisions of the Master Controller. "Slaves" have a clock cycle delay with respect to the Master of \( \cdot \) 0 It is not allowed to have only Slave Controllers in the system. | | Last Slave Controller | Is the Slave with the greatest delay in the system respective to the Master. Only this Slave drives some AQ-Bus signals and communicates with the Master. | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Independent Controller | Whenever started runs its own program independent of the AQ-Bus. The Independend Controller drives no AQ-Bus signals. It is not allowed to have only Independend Controllers in the system. | | trigger, trigger event, external event | External signal which can assign the time of any decision to the Master Controller | | Firmware | Software which is loaded to the controller memory and runs the C6400 | | AQ device driver | A program that must be loaded into the Linux Kernel which enables access to the X-Controllers | | AQSTART | Start of application; carried out via the T-Controller and AQ-Bus | | semif | Register to select FIFO or C6400 to load the LVDS output | | EDMA, QDMA | Transactions of data between memory ranges and/or interfaces initiated by the DMA controller of C6400; EDMA=Extended DMA, QDMA=Quick DMA (not faster than EDMA) | | OPT, SRC, CNT, DST, IDX, RLD | Fields of the DMA controllers: Option, Source, Count, Destination, Index, Reload | | EMIFA, EMIFB | Interfaces of the C6400 to the memory and registers;<br>EMIFA=64-Bit, EMIFB=16-Bit | | | | ## **Important Safety Instructions** This Manual covers the spectrometer control unit called IPSO in versions: IPSO AQS which are used in the AVANCE III spectrometers It is mandatory to read this whole chapter before installation and use! #### **General Safety Instructions** These instructions refer to any IPSO model. The IPSO can be damaged by inappropriate usage. The damage could be such, that the equipment must not be used before having been checked by the service. The user should re-check the equipment at regular intervals for any damage or wear and is expected to inform the service immediately of any abnormality. # Danger Do not use the equipment and inform the service staff, if you are in doubt about the correct state of any component. In the unlikely case of one of the following, stop using the equipment, interrupt the current supply, disclose this circumstance to the service staff and ask for instructions: - The power cord, power plug or power supply are cracked, brittle or damaged - Signs of excessive heat appear - There is evidence or suspicion that a liquid has intruded into any enclosure - The power cord or the power supply have been in contact with any liquid - The IPSO has been dropped or damaged in any way - The equipment does not work correctly # **Danger** Do not try to service the equipment by yourself, unless you are specifically asked to do so and are given instructions by the service staff. In case of questions or problems, please contact your nearest Bruker office or representative. Some components of IPSO can be installed or replaced by the customer. These components are referred to as "Customer Replaceable Units" (CRUs), see below. With the exception of the Customer Replaceable Units (CRUs), all servicing must be performed by qualified service personnel. Before maintenance, repair or shipment, the IPSO must be completely switched off and unplugged or disconnected and dismounted from its rack. # **Special Safety Symbols** These symbols are used on the equipment and/or throughout this manual. They alert to danger and important information: | $\triangle$ | Warning | This symbol denotes hints or instructions throughout this manual whose noncompliance could lead to erroneous or incalculable behaviour of the system | |-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\triangle$ | Danger | Throughout this manual, the symbol indicates hints or instructions whose noncompliance can lead to an injury of the user or whose necessary compliance implies also a risk. On the equipment, the symbol implies also a danger and alerts | | <u></u> | | On the equipment, the symbol implies also a danger and alerts the user. | | A | Danger | Throughout this manual, this symbol indicates necessary actions which imply a risk of being injured by high voltages. On the equipment, the symbol indicates electrical hazards and alerts the user. | |---|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Danger | On the equipment, the symbol indicates hot surfaces and alerts the user. | #### **Product and Manufacturer** The following description refers to: Product IPSO AQS P/N H9487 Manufacturer Bruker BioSpin GmbH Silberstreifen 4 76287 Rheinstetten (Germany) Conformity EN 61010-1 ### **Technical Specifications** #### Non-Intended Usage All IPSO models contain generally available computer assemblies and provide their standard interfaces. All IPSO models are not qualified to be used beyond their "Intended Usage" neither as a single computer nor as networked one. # Warning Do not use IPSO for a purpose other than the described "Intended Usage" #### **Intended Usage** All IPSO models are dedicated only for the limited purpose of being used to steer the AVANCE <sup>III</sup> spectrometers of the manufacturer. #### **Environmental Requirements** Permissible ambient temperature 5 to 40 degree Celsius Permissible altitude up to 2000 m (above sea level) Relative humidity. max 80% up to 31 degree Celsius and linear decreasing to 50% at 40 degree Celsius Permissible storage temperature 5 to 40 degree Celsius Pollution degree 2,according to EN 61010-1 or IEC 60664-1 any pollution is non-conductive, except condensed moisture. Audible noise < 50 dB ### **Utility Requirements of "IPSO-AQS"** Ingress protection class IP 20, safe against touching dangerous points inside, not safe against ingress of water. Overvoltage protection category CAT IV, according to EN61010–1or IEC60664-1 safe against overvoltage by switching, not safe against lightning Surge immunity of PSU is level 4, according to IEC61000-4-5 IEC protection class Class I, according to IEC 61140 connected to mains by phase, neutral and protective-earth Input Voltage range 100V to 240 V~ Frequency 50/60 Hz Input Power 100 VA Fuse on mains input 250VAC 6.3A Connection Socket outlet with phase, neutral and protective-earth according to VDE 0620-1 ### Weight and Dimensions of "IPSO-AQS" Weight 0,7 kg Dimension (262x81x302) mm, Modul of 6HE, 16TE, 280 mm according to DIN41494 or IEC 297 ## **Preparation and Transportation** Because of the IPSO contains a large amount of sensitive and damageable parts and assemblies, it must be handled with care and must not be dropped. #### Storage If the IPSO is not installed immediately, it has to be inspected for any damage during shipment and must be stored in the original packing. Attention has to be paid to the recommended storage conditions, the temperature and the protection from moisture. # Unpacking All packing materials have to be removed. The equipment must be inspected for any damage during shipment. If damage has occurred during transit, all the shipping cartons should be stored for further investigation. A claim for shipping damage has to be advised immediately. #### Installation All the requirements concerning environment described in the Technical Specifications have to be met. To reduce the risk of electric shock and malfunctioning, install these devices in a temperature–controlled and humidity–controlled indoor area free of conductive contaminants. The power supply cord is intended to serve as the disconnect device. The socket–outlet should be near the equipment and should be easily accessible. The installation of IPSO has to meet all instructions of the "User's Guide" and of Chapter "1." of this manual. Each IPSO model has to be installed in its dedicated rack: IPSO AQS AVANCE ACQ SYSTEM P/N Z10618 Make sure that ventilation and space requirements are according to specification. There must be clearance at the rear for ventilation and at the front for operation. Make sure that cabling can not be a source of danger. All cables have to be connected before the IPSO is put into operation. ### **Operating Instructions** The only user operations permitted are: - Starting up and shutting down the IPSO - Operating the users software interface - Connecting data interface cables - Replacing the Customer Replaceable Units (CRUs) These operations must be performed according to the instructions in Chapter "1." et seq. of this manual. During any of these operations the user must take the greatest care and perform only the prescribed operations. Do not operate the equipment in the presence of flammable gases or fumes. # Warning Except for CRUs, all operations inside the IPSO must be carried out only by a service engineer from the manufacturer or from an agent authorized by the manufacturer. ### **Operator Protection** The electronic circuitry of IPSO is operating with low and safe voltages, except for the power supply and its connection to mains. Nevertheless, any electrical equipment can become a source of danger under extreme conditions. # Danger Do not loosen, connect or touch any cable during lightning. # Danger Do not use a cable that shows any signs of damage or that have been stressed and could be damaged. Do not open the IPSO enclosure, except for replacing CRUs. Where opening of the IPSO enclosure is necessary, switch off and let five minutes elapse to let hot spots cool down. Pay attention to the special Safety Symbols inside. #### Danger Do not open the power supply. There may be dangerous voltage. In case of service, the fan of the power supply can be exchanged without opening the power supply and without opening the IPSO enclosure. ## **Function Protection** Handling under ESD safety conditions is absolutely necessary. | <b>Warning</b> | Don't touch uncovered metal of the PCB, electronic devices and connectors before discharging yourself! | |----------------|----------------------------------------------------------------------------------------------------------------------------------| | Warning | Do not connect a receiver to the LVDS connector of the controller in Slot2 of the IPSO 19" Unit. There will never be valid data. | | <b>Warning</b> | A LVDS cable should never be removed from or connected to a powered controller. Corrupted data could be sampled as valid. | | Warning | Do not connect more than one Gradient Amplifier to the same system. | #### **Customer Replaceable Units (CRUs)** To insert and remove the Customer Replaceable Units, follow the instructions in Chapter "1." of this manual. Replacing CRUs requires opening of the enclosure. Before doing this, the unit must be completely switched off and unplugged or disconnected and dismounted from its rack. # Warning In case of IPSO-AQS, the replacement of units should be left to qualified service personnel. Depending on the IPSO model, there are the following replaceable units: IPSO AQS: All replaceable units of IPSO AQS should be handled by qualified service personnel only. Replaceable units are: PC 2CH RS232 PCI Adapter P/N O10394 PCI RxController P/N H12565 DPP1 Digital Preemphasis Board P/N H12513F1 RTC Battery 3V Lithium P/N 72385, type "Varta CR2032" #### **Maintenance and Cleaning** #### Cleaning Cleaning the surface of the enclosure and/or front panel can be carried out by the customer, if the following instructions are adhered to. - 1. Switch off the equipment and unplug the power cable and all data cables. - 2. Clean up the surface with a dry or damp cloth. # Warning Use only water or a mild detergent. The surface might be damaged or etched, if solvents were to be used. - 3. Let the enclosure completely dry before installing - **4.** Connect all cables and power up. ### Maintenance Any IPSO model can be expected to have a long and trouble–free life with a minimum of preventive maintenance. Environmental issues are essential in determining the reliability. The temperature and humidity have to be within specifications. The area around should be kept relatively clean and dust free. With the exception of the Customer Replaceable Units (CRUs), all servicing must be performed by qualified service personnel. Before maintenance, repair or shipment, the unit must be completely switched off and unplugged or disconnected and dismounted from its rack. #### **Service Requests** In case of questions or problems, please contact your nearest Bruker office or representative. A list of all our offices is published on the web: http://www.bruker-biospin.com/contact\_us.html # **Intelligent Pulse Sequenz Organizer (IPSO)** This Manual covers the spectrometer control unit called IPSO in versions: IPSO AOS which are used in the AVANCE III spectrometers Chapter "1." summarizes the most essential informations for users to get started quickly and to avoid beginner's mistakes without reading plenty of pages. Chapter "2." lists the part/order numbers of the main assemblies, subassemblies and devices. Chapter "3." et seq. provide the more detailed descriptions of assemblies and devices. #### 1. Condensed Introduction to the Essentials #### Do's and Don'ts - A LVDS cable should never be removed from or connected to a powered controller. Corrupted data could be sampled as valid. - Do not connect more than one Gradient Amplifiers to the same system. #### 1. 1. Structure and Features #### **Features** - IPSO is a digital spectrometer control unit with a variable number of output channels (TxControllers) - Each TxController outputs a stream of 48-bit words at a clock rate of 80 MHz per word - Transferral of a complete set of frequency parameters requires two words. - The time resolution of parameter switching in any combination of Frequency, Phase, Amplitude is 12.5 nsec. - The minimal duration of any combination of parameters is 25 nsec. - Gradient channels require one word per gradient. - The maximal number of addresses for different gradients (the max. number of gradient channels) is 1k. - A constant time delay between the outputs of the different TxControllers may be adjusted to any number of 80MHz clock cycles up to 2<sup>29</sup>x12.5nsec #### Structure The distinctive Parts of the system are the Host Controller charged with administrative tasks, the number of TxControllers generating and transferring the parameter sequences and the Sequencer providing for a means of communication between the TxControllers. #### The Controllers The system contains the 3 types of controllers, Host Controller, RxController and the TxController. BRUKER BioSpin Computer/Hardware Manual Host Controller: There is only one Host Controller in the system. The Host Controller is an IBM compatible PC with all standard interfaces thus making access possible to the whole pool of standard hardware and software. The Host Controller boots its operating system software (diskless LI-NUX) from and communicates with the TOPSPIN-PC over Ethernet. It also communicates over its standard interfaces with the Rx- and the TxControllers and with peripheral devices. **RxController:** The RxController is able to receive 48-bit words at its LVDS interface at a rate of up to 100-Mega words. Therefore it can be used as a fast data link from the receiver channel to the transmit channel, bypassing the ethernet and the TOPSPIN-PC. Furthermore all TxControllers and their LVDS interfaces can be tested with the IPSOTEST if their interfaces are connected to a RxController. Realtime processing of that data can be done by an onboard DSP. The processed data can be transferred by the DMA channels of the DSP over the system bus to any other controller or may be fetched by any other controller. Usually there is one RxController in the system. Without additional software (that means transparent to the software) it is possible to include additional RxControllers using extension boxes. The RxController has no connections to the Sequencer and communicates and exchanges data with other controllers via the system bus. It will function in any slot of the IPSO but should be inserted in slot 1. TxController: Depending on its configuration, the TxController can be used for any of the 3 output functions in the system. These functions are the T-Controller servicing the RCP outputs at T0 with timing signals, the F-Controller generating the frequency parameters for the SGUs and the G-Controller generating the gradient packets for the amplifiers. The TxControllers and their common Sequencer are the most decisive parts of the IPSO system. The Sequencer is a single device, just one piece of silicon. It contains the communication and decision making logic of all TxControllers and the communication bus between them known from former systems as the AQ-Bus. The AQ-Bus allows for real time communication on a 1-clock base of 12.5 nsec. The controller itself consists of a DSP with memory, FIFO, output logic and interfaces to the system bus and the Sequencer. The DSP gets its code from the Host Controller, generates the parameter sequences and writes them into the FIFO. Its most important task is to keep the FIFO full. The Sequencer (once started) reads the words out of the FIFOs of all controllers, realizes the defined timing in each channel and controls the outputs. The global functions of the Sequencer (e.g. START, STOP, SUS-PEND, RESUME and so on) are part of the Sequencer logic of the T-Controller. Therefore a T-Controller has to be in the system to carry out any type of acquisition. ### LVDS The LVDS cable is the transport media for digital data words between the Tx- and the RxControllers respectively and the peripheral devices like SGU, Gradient Amplifier, DRU and DPP BRUKER BioSpin Computer/Hardware Manual (Digital Preemphasis Processor). The abbreviation LVDS means "low voltage digital signal". The voltage switching range of the data lines is between 1.0V and 1.4V. The used devices take 48-bit data words at a clock rate of 80MHz (and 100MHz between DRU and RxController respectively) and serialize and transport them over 8 balanced data line pairs accompanied by one clock pair. At the receiver side the data stream is deserialized and the 48-bit data word and its 80MHz clock are reconstructed. Because there are 8 data lines, the cable has to transport 6 data bit plus one balance bit per 12,5nsec. That means a bit frequency of 560MHz on each data line. Since a good signal quality needs a good transmission behavior up to the fifth harmonic wave this cable has to transport the signals up to about 3–GHz without frequency dependent distortions. The LVDS cable driver is always active even if the TxController is transmitting no valid data. There are 2 options called "Deskew" and "Preemphasis" which are intended to compensate the negative influence of cables longer than about 3 meters to the signal quality. The usual cable length below 2 meters requires neither Deskew nor Preemphasis. Deskew: This feature minimizes the effective skew of the different data line pairs in the cable. To be effective it has to be enabled at the receiver and carried out at the transmitter. The default state at introduction is "NOT ENABLED" at the receiver and is activated at the transmitter by a software command only. If enabled at the receiver Deskew has to be carried out after power-up and again each time after the cable has been plugged out and in under power. This can be done by software using the command "Deskew" of the "ipsotest" program. Software activated Deskew needs TOPSPIN 2.0b6 and a TxController with Part# "H12538F2". Otherwise with "Deskew enabled at the receiver" the system has to be powered up again after reconnecting. Preemphasis: This feature compensates for the greater need of charge on cables longer than 2 meters. To be effective it needs one cable-length-dependent resistor at the transmitter. If ever necessary such Tx\_Controllers will be given a special part number. The state of the TxControllers with part number "H15538" and "H15538F1" and H12538F2 is "NO PREEMPHASIS" Besides the data and clock lines the LVDS cable includes 4 lines of an USB channel (unused so far) and 2 state lines. The state lines tell the TxController the kind of the connected device like "unconnected, SGU connected, Gradient Amplifier connected, DPP connected". 3 BRUKER BioSpin Computer/Hardware Manual Figure 1: Block diagram of the IPSO 19" Unit # 1. 2. Handling #### **ESD** Handling under ESD safety conditions is necessary. Don't touch uncovered metal of PCB and connectors before discharging yourself! ### **Boot procedure** The IPSO needs to boot its diskless LINUX from the TOPSPIN-PC via the Ethernet. This connection with or without an hub included requires the following cable: | Connection | Туре | Color | Part# | Length | |----------------|--------------------|-------|-------|--------| | | LITE/OATS | | 84338 | 5m | | point-to-point | UTP/CAT5, crossed | red | 83980 | 10m | | | LITE/OAT- | | 83025 | 5m | | point-to-hub | UTP/CAT5, straight | white | 83026 | 10m | If connected, the IPSO needs only to be switched on or to be resetted to begin booting. #### Power ON/OFF Button To be effective this button needs to be pressed for about 2 seconds to switch the system on and 6 seconds to switch it off. #### **Reset Button** This button resets the Host Controller, the PCI logic and restarts the boot process. So it leads to the same result as ON/OFF without Power OFF. #### **Board Installation** ### **Opening the IPSO AQS** Installation of PCI Cards may require removal the right PCB (next figure) together with the upper part of the front panel. This is possible after removing the screws which are highlighted in the next figure. Figure2: Removable screws of the IPSO AQS ### Which F-Controller will become the G-Controller? Only the F-Controller which is connected to a Gradient Amplifier will be configured as G-Controller and its LED below the LVDS connector will change from green to yellow. Connecting more than one Controller to a Gradient Amplifier is not supported by TOPSPIN. Previous to Rel.2.0, TOPSPIN will only allow the last F-Controller of a system to become the G-Controller. This would be the last one at the right side on "IPSO 19" Unit" and F/G-Controller-4 on "IPSO AQS". A later release might advantageously allow the G-Controller to be freely selected by connecting the Gradient Amplifier. Until then an arbitrary F-Controller can be selected as G-Controller if all higher numbered F-Controllers will be logically disabled. ### For Example: You use 3 F-Controllers and 1 G-Controller which is in the slot of FxController-4. If you want to disable the present G-Controller and use FxController-3 instead, you have to - 1. unplug the LVDS-Cable from previous G-Controller - 2. plug the LVDS-Cable to FxController-3 - 3. login to IPSO as root - 4. and run root@IPSO:/opt/test>sh aqmod.sh -disable fctrl4 ↓ #### 1. 3. Ports The IPSO services the following Input- and Output Ports Figure3: Front View of IPSO AQS ## **PCI Slots** The two standard PCI slots meet the "PCI Local Bus Specification, Rev.2.1". Both slots are intended for 5–Volt signaling cards (IPSO AQS can accept short cards only). The total power consumption, summarized for both slots, must not exceed the following values: IPSO AQS: 10A from +5V and 5A from 3.3V #### Connectors tty0, tty1: RS232C on ETX module, max. baud rate 115.2Kbaud The configuration of the tty-interfaces (parity, number of stop bits, kind of handshake, baud rate) is defined and set by the application program. Type of connector is D-Sub, 9 pin, female | Pin# | Signal | Pin# | Signal | Pin# | Signal | |------|--------|------|--------|------|----------| | 1 | RI | 4 | DTR | 7 | RTS | | 2 | RxD | 5 | GND | 8 | CTS | | 3 | TxD | 6 | DSR | 9 | not con. | tty4, tty5: RS232C on auxiliary PCI adapter EX-41052, max. baud rate 115.2Kbaud The configuration of the tty-interfaces (parity, number of stop bits, kind of handshake, baud rate) is defined and set by the application program. Type of connector is D-Sub, 9 pin, female | Pin# | Signal | Pin# | Signal | Pin# | Signal | |------|--------|------|--------|------|--------| | 1 | CDC | 4 | DTR | 7 | RTS | | 2 | RxD | 5 | GND | 8 | CTS | | 3 | TxD | 6 | DSR | 9 | RI | ETH 10/100 BaseT, Intel 82551ER **USB** USB 1.1 OHCI ## The Real Time Pulses (RCP) on Connector T0 # Electrical Properties and Constraints of the RCP outputs and receiver inputs The high and low switching levels (U<sub>2</sub>) and the associated current (I<sub>c</sub>) of the RCP signals depend on the circuitry and driving capacity of the driver and the circuitry of the connected receiver. Figure4: RCP Circuit $$V_{cc} = 5V$$ $$U_{C\_low}$$ = 0,3 $V$ $\left\{V_{CC} + U_{C\_low/high} \ X = rac{R_1}{R_S} ight\}$ $$U_{C\_high} = (3, 0..3, 3)V \qquad U_{2\_low/high} = \frac{\left\{V_{CC} + U_{C\_low/high} \times \frac{R_1}{R_S}\right\}}{\left\{1 + \frac{R_1}{R_2} + \frac{R_1}{R_S}\right\}} \qquad I_{C\_low/high} = \frac{\left\{U_{2\_low/high} - U_{C\_low/high}\right\}}{R_S}$$ The table shows the resulting voltage levels and currents for some combinations of $R_1/R_2$ . Other combinations are possible and can be checked by the formulas above. Table1: RCP voltage levels and currents | Parameter | | Units | | | | |-------------------------------------|-----|-------|-----|-----|-----| | R <sub>1</sub> | 100 | 100 | 100 | 200 | Ohm | | $R_2$ | 68 | α | 100 | 200 | Ohm | | U <sub>2</sub> if I <sub>C</sub> =0 | 2,0 | 5,0 | 2,5 | 2,5 | V | | Parameter | | Units | | | | |---------------------|------|-------|------|------|----| | U <sub>2_low</sub> | 0,64 | 0,73 | 0,66 | 0,5 | V | | U <sub>2_high</sub> | 2,8 | 3,18 | 2,91 | 2,95 | V | | I <sub>c_low</sub> | 34 | 43 | 36 | 20 | mA | | I <sub>c_high</sub> | -20 | -12 | -30 | -25 | mA | # **Signals and Location** Table2: Pin assignment of the RCP signals on IPSO 19" Unit **IPSO AQS** The signals which are available at the front side connector T0 are: | Type of Signal | Direct. | Name | Count | |----------------------------------|---------|--------------|-------| | RCP Output | out | TCU_xy | 14 | | Trigger Input | in | Trig 1,,4 | 4 | | Extern Suspend | in | EXT_MAN_SUSP | 1 | | Extern Stop | in | EXT_MAN_STOP | 1 | | Emergency Stop | in/out | EX_SGU_RES | 1 | | Peripheral Status | in | SGU_ST | 1 | | Next Value Clock for Preemphasis | out | EXT_GCLK | 1 | Another 3 RCP signals are available at the RJ-45 connector, labeled "BSMS" Table3: RCP outputs, versions FTMS and NMR Table4: Pin assignment of the RCP signals on IPSO AQS | | | | RCP | and C | ontrol | Signal | s of the T | -Contr | oller on IPSO | AQS | | | | |--------------------------|------------------------------------|--------------------|---------------------------------|------------|------------|-------------------|------------|-------------|----------------|-----|------|---------------|-----------| | Sourc<br>e/Des-<br>tina- | FIF<br>Wo<br>Bit F<br>tic<br>(64,. | rd+<br>Posi-<br>on | tctrl<br>outp<br>reg.<br>tout0, | set<br>nmr | set<br>nmr | set<br>nmr Layout | | Di-<br>rec- | NM | R | | FTMS | 3 | | tion | A | В | touto,<br>,<br>tout4 | 0(#) | 3(#) | 4(#) | Name | Name tion | Meaning | ТО | മഗമഗ | Meaning | amp<br>68 | | BSMS/<br>LCB | | 2 | T0(0) | | 0 | | TCU62 | out | !LOCK_<br>HOLD | | 2 | User<br>Pulse | 5 | | BSMS/<br>SCBR | | 3 | T0(1) | | 1 | | TCU0 | out | !HOMO<br>SPOIL | | 6 | User<br>Pulse | 6 | | 1H<br>Trans<br>m. | | 4 | T0(2) | | 2 | | TCU1 | out | SELH_!H/F | U2 | | User<br>Pulse | 7 | | | | | RCP | and C | ontrol | Signal | s of the T | -Conti | roller on IPSC | AQS | | | | |----------------------|-------------|-------|-----------------------|------------|------------|------------|----------------|-------------|-------------------|-----|------------------|------------------------------|-----------| | Sourc<br>e/Des- | Wo<br>Bit F | Posi- | tctrl<br>outp<br>reg. | set<br>nmr | set<br>nmr | set<br>nmr | Layout<br>Name | Di-<br>rec- | NM | R | | FTMS | 3 | | tina-<br>tion | Α | В | tout0,<br>,<br>tout4 | 0(#) | 3(#) | 4(#) | Name | tion | Meaning | то | B<br>S<br>M<br>S | Meaning | amp<br>68 | | 1H<br>Trans<br>m. | | 5 | T0(3) | | 3 | | TCU2 | out | SELX_!X/F | U3 | | User<br>Pulse | 8 | | BSMS/<br>LCB | | 6 | T0(4) | | 4 | | TCU3 | out | !INT_A_<br>(Z0) | | 4 | User<br>Pulse | 9 | | HPPR | | 9 | T0(7) | | 7 | | TCU6 | out | RCP_PA_<br>SWITCH | U4 | | | | | | | 12 | T0(10) | | 10 | | TCU9 | out | res | U5 | | | | | | | 13 | T0(11) | | 11 | | TCU10 | out | res | U6 | | Combi<br>Laser<br>Pulse | 10 | | | | 14 | T0(12) | | 12 | | TCU11 | out | res | W2 | | IRMPD<br>Laser<br>Pulse | 11 | | | | 15 | T0(13) | | 13 | | TCU12 | out | res | W4 | | Q Source<br>Shutter | 12 | | | | 16 | T0(14) | | 14 | | TCU13 | out | res | W6 | | Q Hexa-<br>pol<br>Deflection | 13 | | 1H1<br>KW<br>AMPL | | 41 | T2(7) | | | 7 | TCU38 | out | RELAY_H | W1 | | AMPL<br>BLANK | 27 | | X1 KW<br>AMPL | | 42 | T2(8) | | | 8 | TCU39 | out | RELAY_X | W3 | | User<br>Pulse | 28 | | X1 KW<br>AMPL | | 43 | T2(9) | | | 9 | TCU40 | out | RELAY_Y | W5 | | User<br>Pulse | 29 | | | | 47 | T2(13) | | | 13 | TCU44 | out | RCP_<br>Scope | V5 | | | | | | | 48 | T2(14) | | | 14 | TCU45 | out | RCP_EXT_<br>DEV | V6 | | | | | 2H<br>Lock<br>Switch | | 58 | T3(8) | | | 24 | TCU55 | out | SEL_<br>2H AMP | U1 | | User<br>Pulse | 31 | | BP HR<br>MAS | | | | | | | TRIG1 | in | Trigger 1 | V1 | | Trigger 1 | 1 | | BSMS<br>SLCB | | | | | | | TRIG2 | in | Trigger 2 | V2 | | Trigger 2 | 2 | | TRIG<br>STRAF<br>I | | | | | | | TRIG3 | in | Trigger 3 | V3 | | Trigger 3 | 3 | | TRIG<br>Solid<br>MAS | | | | | | | TRIG4 | in | Trigger 4 | V4 | | Trigger 4 | 4 | | | | | | | | | | | res | Z2 | | | | | | | | RCP | and C | ontrol | Signal | s of the T | -Contr | oller on IPSO | AQS | | | | | | | |--------------------------|------------------------------------|--------------------|---------------------------------|------------|---------|--------|----------------------|------------|-------------------|------------|-----------|---------|-----------|--|------|---| | Sourc<br>e/Des-<br>tina- | FIF<br>Wo<br>Bit F<br>tic<br>(64,. | rd+<br>Posi-<br>on | tctrl<br>outp<br>reg.<br>tout0, | set<br>nmr | set set | r nmr | nmr nmr | | | Layout Di- | | NM | R | | FTMS | 3 | | tion | A | В | ,<br>tout4 | 0(#) | 3(#) | 4(#) | Name | Name tion | Meaning | ТО | B S M S | Meaning | amp<br>68 | | | | | Ext.<br>Button | | | | | | | EXT_<br>MAN_<br>SUSP | in | Manual<br>Suspend | Z5 | | | | | | | | Ext.<br>Button | | | | | | | EXT_<br>MAN_<br>STOP | in | Manual<br>Stop | <b>Z</b> 6 | | | | | | | | | | | | | | | EX_S<br>GU_R<br>ES | in/<br>out | Emergency<br>Stop | Z3 | | | | | | | | SGU | | | | | | | SGU_<br>ST | in | STATUS | Z4 | | | | | | | | DPP | | | | | | | EXT_G<br>CLK | out | NEXT<br>VALUE | Z1 | | | | | | | | | | | | | | | GND | | | | 1,3<br>,5 | | | | | | #### 1. 4. Boot Operation A successful boot operation requires the ethernet connection to the powered TOPSPIN-PC which services a valid "diskless", the correct BIOS adjustments on the "IPSO Host Controller" and pushing the Power-On button for about 2 seconds. The successful completion of the boot process can be checked in TOPSPIN by typing ha\_ or in a LINUX shell by typing /opt/topspin/prog/bin/scripts/GetSpectDev -i\_ Both methods return the IP-Address of the connected IPSO. The boot process is automatically controlled by the DHCP process. Normally there is nothing to configure and thus nothing to set incorrectly. The causes of an unsuccessful boot process can only be: - LAN Boot in BIOS not enabled. To enable the LAN Boot feature would require the connection of a monitor and a keyboard to the IPSO - A corrupted "diskless" on the TOPSPIN-PC, which should be installed again - A hardware error, which would necessitate further investigation of the boot process to get some more information. ### **Investigating the Boot Process** Additional information about the boot process can be obtained from 3 sources and from different phases of the boot sequence - **1.** By monitoring the POST code display and beep codes (requires no additional resources) - **2.** By configuring the Hyper Terminal application (Windows) or the "cu" application (LINUX) on the TOPSPIN–PC. (Shows messages of bootloader and LINUX) **3.** By connecting a monitor and a keyboard to the IPSO (Shows all messages during the boot process and provides access to the BIOS adjustments) ### **POST Code Display** The Power-on-self-test and configuration routines (POST) start just after Power-on. The POST code points to the individual parts which are currently just running or have stopped in case of an error. This sequence normally ends after about 20 seconds with "C0 = Trying to boot OS" The list of references between POST codes and routines may be found in the addendum or can be loaded from the webside of "PHOENIX Technologies Ltd" (PhoenixBIOS 4.0, Rev.6). The POST code display is undefined after start of Linux. #### Occasionally occurred BIOS errors: | POST<br>Code | POST Routine | Possible Causes | Recommended Actions | | | |--------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 28 | Auto size DRAM | DRAM error | 1.Check insertion of the DRAM in the socket 2.Exchange DRAM or PC–Module | | | | | | Faultily inserted PC-Mod-<br>ule (Host Controller) | 1.Check insertion of the PC–Module | | | | 49 | Unsuccessful PCI configuration | Any defective Tx- or RxController in the system | 2.Remove the controllers one after the other and try again 3.Check voltages of the Power Supply | | | | | | Defective RESET sequence | 4.Exchange the PC-Module | | | | 60 | Check extended memory | Normal BIOS routine which<br>takes about 10 seconds;<br>the duration is dependend<br>on the volume of memory | If the test doesn't finish, check the correct fit of the memory. | | | | 98 | Search for any extention ROM | Normal BIOS routine which takes only a few seconds | If the test doesn't finish, check the correct fit of the PC-Module and any PCI-Connection. | | | | ВО | Check for errors,<br>stops at B0 with 2<br>beeps in case of<br>error | The timer containes cor-<br>rupted time and date infor-<br>mation. | To recover the content of the timer: 1. Press the RESET button or 2. Connect an USB-keyboard and press F1 to resume and correct time and date with LINUX or 3. Connect a monitor too, press F2 to enter the BIOS setup and correct the time and date or set "Hold on errors" to "NO" | | | | Co | Try to boot | Successful BIOS process<br>but "No Operating System<br>found" | 1.Check Ethernet connection. Yellow LINK LED on? Green Rx/Tx LED active? 2.Check in BIOS if Netboot=yes? (see below) or Netboot is at the top of the list in the submenu "Boot Device Priority" and set the item "Onboard LAN PXL ROM" to "Enabled" | | | **Note**: The PC-Module can be pulled off after removing the 4 screws on top of the Module. To check or exchange the DRAM, the module has to be opened after removing the 2 screws at its bottom side. #### **Acoustic Beep Codes** Additional to the POST code display some POST routines sound a beep code on error. This beep code is derived from the hexadecimal POST code of the failing test as follows: - 1. The 8-bit error code is broken down to four 2-bit groups. - **2.** Each group is made one-based (1 through 4) by adding 1. - 3. Short beeps are generated for the number in each group. Example: POST code 16h = 00 01 01 10 = 1-2-2-3 beeps ### The "Hyper Terminal" or "cu" window The boot messages of the IPSO-OS (LINUX) can be printed in a window of the TOPSPIN-PC. This needs a RS232 connection from tty0 of IPSO to a COM port of the TOPSPIN-PC. For details see the TOPSPIN Installation Guide. # Monitor and Keyboard at IPSO The most detailed information about the boot process can only be obtained by connecting an additional monitor and a keyboard to the connectors inside of the case. It is then possible to watch the BIOS and Linux Messages during the boot sequence and to enter the BIOS setup utility. ### **Boot Sequence** | | Phase of Boot Sequence | Post<br>Code | POST<br>Beeps | Operation | |---------|------------------------|--------------|---------------|-------------------------------------------------------| | 1. | Power On | | | | | | | 16h | 1-2-2-3 | Check BIOS ROM checksum | | | | 20h | 1-3-1-1 | Test DRAM refresh | | | | 22h | 1-3-1-3 | Test 8742 Keyboard Controller | | | | 2Ch | 1-3-4-1 | RAM failure on address line xxxx* | | | | 2Eh | 1-3-4-3 | RAM failure on data bits xxxx* of low byte of memory | | | | 30h | 1-4-1-1 | RAM failure on data bits xxxx* of high byte of memory | | 2. | Running POST Code | 46h | 2-1-2-3 | Check ROM copyright notice | | | | 4Ah | | | | | | 58h | 2-2-3-1 | Test for unexpected interrupts | | | | 59h | | | | | | 6Eh | | | | | | 87h | | | | | | 98h | 1–2 | Search for option ROMs | | | | B0h | 1–1 | Halt on error | | | | C0h | | Try to boot | | 3. | DHCP Process | | | IPSO applies for an IP address at the DHCP server | | וועבם ו | | • | | Community of Marie Marie | | | Phase of Boot Sequence | Post<br>Code | POST<br>Beeps | Operation | |------------------------|------------------------|--------------|---------------|------------------------------------------------------------------| | | | | | Load and Start of Bootloader | | 4. Running Boot Loader | | | | First message sent to the Hyper Terminal window from Boot Loader | | 5. | Loading the OS | | | Boot messages of Linux in Hyper Terminal | # **Checking the BIOS Setup** This requires a monitor and a keyboard at IPSO. The majority of BIOS items should retain their default values. The complete list of items and its values can be found in the "Addendum". To show the BIOS version press the Pause key after start of booting. To investigate and modify the BIOS adjustments start the BIOS setup utility by pressing F2 when the following string appears during bootup. Press <F2> to enter Setup Note: Selecting incorrect values may cause boot failures. Load setup-default values to recover by pressing <F9> Table5: BIOS adjustments | Entry | Meaning | Phönix BIOS 4.0, Rel. 6.0 | | | |-----------------------------------|-----------------------------------|---------------------------|--|--| | Kontron-Version | | MOD9R111 | | | | Network boot support? | | yes | | | | Display Control - Flat Panel Type | | Auto Detect | | | | PNP OS Installed | PCI Bridge Support | no | | | | Onboard LPT | Used for JTAG | enable | | | | Legacy USB Support | Global, Interface 0+1, extern | enable | | | | On Chip USB 2 Device | Interface 2+3, intern to Slot A+B | disable | | | | PCI Configuration + PCI IRQ Line1 | IRQ select for Line "w" | Auto Select | | | | PCI Configuration + PCI IRQ Line2 | IRQ select for Line "x" | Auto Select | | | | PCI Configuration + PCI IRQ Line3 | IRQ select for Line "y" | Auto Select | | | | PCI Configuration - PCI IRQ Line4 | IRQ select for Line "z" | Auto Select | | | # 1. 5. System Configuration System configurations of this context means: - 1. During boot the BIOS checks for available hardware on the PCI bus, e.g. inserted controller or PCI cards. It recognizes the bus layout, scans all possible slots (sites) for devices, reads the type of the devices and their required amount of address space, defines and sets the base address of each device, lists all devices found and determines which interrupt line they are connected to. - 2. After boot, the AQ-Driver uses the list of the BIOS, reads some additional registers of some devices and gains the necessary information to decide on which IPSO host model (IPSO 19" Unit or IPSO AQS) the software is coming up. There is no active role for the user to influence this process other than changing the arrangement of inserted controllers and PCI cards. And normally this should not be necessary. Modifying the arrangement changes the device number of each device and could alter the following situations: - Which controllers can communicate with each other without having to go over a bridge. This is normally irrelevant. - Which of the controllers share the same interrupt line with each other and with other devices, e.g. the Ethernet or the tty ports. - To which priority level of the interrupt controller (there are 15) the interrupt of a device has been routed The PCI bus contains 4 interrupt lines (INTw, INTx, INTy, INTz named in BIOS as Line1, Line2, Line3, Line4). The distribution of each controller slot interrupt to one of these lines is hard wired. | Table6: Interrupt distribution of | the II | PSO | AQS | |-----------------------------------|--------|-----|-----| |-----------------------------------|--------|-----|-----| | | Controller Slot | | | | | | | | | | | | |--------|-----------------|-------|---------|---------|---------|-------|-------|-------|--|--|--|--| | | rctrl | tctrl | fctrl 1 | fctrl 2 | fctrl 3 | gctrl | PCI 1 | PCI 2 | | | | | | Line 1 | | | х | | | | | х | | | | | | Line 2 | | х | | | | х | | | | | | | | Line 3 | | | | | х | | | | | | | | | Line 4 | х | | | х | | | х | | | | | | The decision about routing of Line 1/2/3/4 to any of the interrupt priority levels (IRQ) and sharing them with further interrupt sources is made by the BIOS, provided the BIOS parameter "PCI IRQ Line" is set to "Auto Select". These routings can be checked in a LINUX shell with: # cat /proc/interrupts\_ We do not recommend replacing "Auto Select" by a special IRQ level. | | highest Interrupt Priority Order | | | | | | | | | low | est | | | | | |-----|----------------------------------|---|---|---|----|----|----|----|----|-----|-----|---|---|---|---| | IRQ | 0 | 1 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 3 | 4 | 5 | 6 | 7 | ### Recognition of the host model Recognition of the host model and the version of the installed controller will be performed by the AQ-Driver of LINUX in following steps: - 1. Search for a PLX device with Subdevice-ID = 0x0200 and the IMBF version register implemented. - 2. Read the content of the IMBF version register - 3. If IMBF=0xFFFF or 0x0000, > IPSO 19" Unit - 1. Read the version register SLOT BRDV on each Controller - 2. SLOT BRDV=0xXFXX or 0xX0XX > 2MB external RAM on this Controller and DSP TMS320C6415 SLOT BRDV=0xX1XX > 16MB external RAM on this Controller and DSP TMS320C6415 SLOT BRDV=0xX2XX > 128MB external RAM on this Controller and DSP TMS320C6455 **4.** If IMBF= 0x0001, > IPSO AQS > IPSO AQS HOST including RxController with 2MB external RAM and DSP TMS320C6415 - 1. Read the board version of IPSO AQS ACQ out of the T BRDV register - 2. T\_BRDV=0x0000 > TxController with 16MB external RAM and DSP TMS320C6415 on IPSO AQS ACQ - **3.** T\_BRDV=0x0200 > TxController with 128MB external RAM and DSP TMS320C6455 on IPSO AQS ACQ Table7: IPSO Versions | | IM | BF | | T_E | RDV | | SLO | г_в | RD | V | | |----|---------|----|-----------|------|--------|-------|------------|-----|----|--------------------------------------------------------------------|-------------------------------------------------------------------------| | Vā | ariatio | าร | mo<br>del | rev. | subrev | . slo | ver<br>sn. | | su | bv. | | | F | F | F | F | | | | | | | | IDOO 107111 ii | | 0 | 0 | 0 | 0 | | | | | | | | IPSO 19" Unit | | | | | | | | Х | F | | X | Х | TxController of IPSO 19" Unit | | | | | | not | used | Х | 0 | | X | Х | ext RAM 2MB, DSP TMS320C6415 | | | | | | | | Х | 1 | | хх | | TxController of IPSO 19" Unit ext RAM 16MB, DSP TMS320C6415 | | | | | | | | Х | 2 | | X | Х | TxController of IPSO 19" Unit ext RAM 128MB, DSP TMS320C6455 | | | | | | | | | | | | | IPSO AQS HOST,<br>RxController with ext. RAM of 2MB,<br>DSP TMS320C6415 | | 0 | 0 | 0 | 1 | 0 0 | 0 ( | ) | not used | | | IPSO AQS ACQ,<br>5 TxController, ext. RAM 16MB, DSP<br>TMS320C6415 | | | | | | | 0 2 | 0 ( | ) | | | | | IPSO AQS ACQ,<br>5 TxController, ext. RAM 128MB, DSP<br>TMS320C6455 | **Note:** Inserting PCI cards with on–board bridges implies adding further bus segments which can in turn change the bus numbers! Figure5: Host bus of the IPSO AQS **Note:** Inserting PCI cards with on–board bridges implies adding further bus segments which can in turn change the bus numbers! ### **Checking the Configuration** Modification of the system (by inserting or removing controllers or PCI cards) should always be followed by checking the system–recognized structure against the expected one. For instance, "has the system accurately recognized the number and the type of all inserted controllers?". Starting the ipsotest when logged in at the IPSO root@IPSO:/opt/test>ipsotest → returns a list of all recognized controllers, their bus and device numbers and their application specific utilization. Bus bridges, general PCI devices and interrupt routings are not shown. A complete list of all PCI devices and interrupt routings is shown by typing root@IPSO:/opt/test>cat /proc/pci \_ **Note:** Devices on bus0 and bus1 are not application relevant! # 1. 6. Power Supply ### **Checking Temperature and Voltages** Typing "mbmon -A" when logged in at the IPSO root@IPSO:/opt/test>mbmon -A\_ returns something like the following values provided by voltage and temperature sensors: ### On IPSO AQS | Temp.= | 82.0 | 80.5 | 80.5 | | | (so far, these values are not correct) | | |--------|-----------|-------------|-------------|------------|----------------------------------|----------------------------------------|--| | | | | next to the | RxControll | er | Sensor location on IPSO AQS HOST | | | | | next to the | PCI conne | ctor | | Sensor location on IPSO AQS ACQ | | | | below the | Host Contro | oller (PC-M | odule) | Sensor location on IPSO AQS HOST | | | | Rot.= | 0 | 0 | 0 | | | Fan speed; not implemented | | | Vcore= | 1.30 | 3.41 | | | | Core voltage of the Host Controller | | | Volt.= | 3.41 | 5.03 | 12.46 | -11.87 | -5.25 | Voltages of the Power Supply | | eNSP-300P-S20-00S of the manufacturer Nipron has to be used for a replacement. This installed type is ATX Version 2.03 compliant with 20-Pin Power Connector. Since -5Volt are not required, Power Supplies with 24-Pin Connectors (ATX12V Version 2.2) also meet the requirements but need an adapter. #### Power Conditions on the IPSO AQS ### **Currents and Voltages** | Part-No. | Assembly | | +5 VSB | Σ +5 V | +3,3 V | +12 V | -12 V | analog<br>+5V | |------------------------|----------|----------------------|--------|--------|---------|-------|-------|---------------| | H12549 IPSO AQS<br>ACQ | | 5x TxCon-<br>troller | | | 5x0,6 A | | | | | | 28 RCP | | 0,9 A | | | | | | | | | Generation of 2,5 V | | | 1,5 A | | | | | Part-No. | Assembly | | +5 VSB | Σ +5 V | +3,3 V | +12 V | -12 V | analog<br>+5V | |-------------------|------------------|---------------------|--------|--------|--------|-------|--------|-------------------------------| | Sum of ACQ | | | | 0,9 A | 4,5 A | | | | | | | ETX 400Mhz | 1,5A | 2,5 A | 1,6 A | 0,1 A | 0,1 A | | | H12547 | IPSO AQS<br>Host | RxController | | | 0,6 A | | | | | | | 2 PCI Slot<br>(25W) | | 10 A | | | | | | , | Sum of IPSO A | .QS | | 13,4 A | 6,7 A | 0,1 A | 0,1 A | | | Supplied to AQS/3 | | | | 8,2A | | 6,7A | 0,01A | 6,9A<br>sepa-<br>rated<br>GND | | Requ | ired from Powe | er Supply | 1,5 A | 21,6 A | 6,7 A | 6,8 A | 0,11 A | 6,9 A | # **Used Power Supply** The Power Supply of the IPSO AQS is a VME-Bus power module with a Formfactor of 12TE/6HE. This module is a special design of GERMAN POWER and can not be replaced by any commercially available device. This Power Supply meets "ATX Power Supply Design Guide, Version 2.2" except for necessary variations like form, currents, voltages and connectors. The Power Supply has to be cooled from outside (no fan inside). | | | | | Contir | uous Outp | ut Specific | ations | | |------------------|-------------------------------|-------|-------|--------|-----------|-------------|---------------|------| | General Sp | | +5VSB | +5V | +3.3V | +12V | -12V | analog<br>+5V | | | Part-No. | | | 2,0 A | 25,7 A | 12,1 A | 10A | 0,2 A | 10 A | | Manufacturer | German Power | | | | | | | | | Туре | BSAA350-230W-6 | | | | | | | | | Continuous Power | 350W | | | | 350 | OW | | | | Peak Power | | | | | | | | | | Input | AC100~240V | | | | | | | | | Safety Standard | EN, IEC, UL,<br>CSA(c-UL), CE | | | | | | | | # **IPSO AQS Power Backplane** # 2. IPSO Org # 2. 1. LVDS Parts | IPSO LVDS Cable | | | |-----------------------------------------------|-------|------------------------| | 48-Bit LVDS-Cable, 0,5m, Manufacturer 3M only | 88201 | 14526-EZHB-05<br>0-0Q | | 48-Bit LVDS-Cable, 1m, Manufacturer 3M only | 86868 | 14526-EZHB-10<br>0-0Q | | 48-Bit LVDS-Cable, 2m, Manufacturer 3M only | 87925 | 14526-EZHB-20<br>0-0QC | | 48-Bit LVDS-Cable, 3m, Manufacturer 3M only | 87939 | 14526-EZHB-30<br>0-0QC | | 48-Bit LVDS-Cable, 5m, Manufacturer 3M only | 87940 | 14526-EZHB-50<br>0-0QC | # 2. 2. Parts and Assemblies of the IPSO AQS | IPSO AQS -HR U | JNIT / -FTMS UNIT | H9984 /H 12216 | | |----------------|------------------------------------------|----------------|-----------| | IPSO AQS | Host Board | H12547 | | | IPSC | AQS Host PCB | H12548F2 | H3P2800B | | IPSC | AQS Host PCB | H12580 | H3P2800D | | IPSO AQS | ACQ Board | H12549 | | | IPSC | AQS ACQ PCB | H12550F2 | H3P2810B | | IPSC | AQS ACQ PCB | H12550F3 | H3P2810C | | IPSO AQS | Display Board | H12559 | | | IPSC | AQS Display PCB | H12558F1 | H4P2860A | | IPSO AQS | HR Board | H12553 | | | IPSC | AQS HR PCB | H12552F1 | H4P2830A | | | IPSO AQS HR mech. accessory | H12215 | | | | Koax, body not metalized, pin length 2,5 | 69641 | | | | Koax, body metalized, pin length 2,5 | 69673 | | | | Koax, body not metalized, pin length 3,2 | 87742 | | | IPSO AQS | FTMS Board | H12555 | | | IPSC | AQS FTMS PCB | H12554F1 | H4P2850A | | | IPSO AQS FTMS mech. accessory | H12217 | | | IPSO AQS | Adapter Board | H12557 | | | IPSC | AQS Adapter PCB | H12556F1 | H4P2840A | | IPSO AQS | Adapter Bracket | HZ13667 | H2M13667B | | IPSO AQS | Front Panel cpl | HZ13666 | H2M13667D | | IPSO AQS -HR UNIT / | -FTMS UNIT | H9984 /H 12216 | | |---------------------|------------------------------------|----------------|-----------| | IPSC | PC Slot | HZ13687 | H3M13687E | | | | | | | AQS Nanobay ca | ard rail, length 280mm, groove 2,8 | Z106456 | | # 2. 3. Power and Backplane Accessories | IPSO AQS Backplanes and Power | | | |------------------------------------|---------|----------------------| | IPSO AQS Power Backplane Nanobay | H12562 | B.B2202012<br>Rev.01 | | IPSO AQS Power Backplane Microbay | H12563 | B.B2202023<br>Rev.03 | | IPSO AQS Power Supply incl. cables | 87577 | BSAA-300-230-<br>5A | | IPSO AQS Power On CN | HZ14162 | H4M14162A | # 2. 4. Test Accessories | IPSO | Test A | Accessory | | | |------|--------|-----------------------------------|---------|-----------| | | IPSO | AQS HR Adapter trigger test cable | HZ14409 | H3D14409A | | | IPSO | CPCI Board | H12521 | | | | | IPSO CPCI PCB | H12522 | H4P2710 | # 2. 5. Introduction Status IPSO 19" Unit **Prog File** Modifications of the introduced assemblies **Jumper Setting** **Firmware** **IPSO AQS** **Prog File** **Modifications of the introduced assemblies** **Jumper Setting** **Firmware** # 2. 6. History of IPSO AQS # IPSO AQS Host Board, H12547 | EC No. | Date | Layout<br>Number | Description of Bugs, Changes and Modifica-<br>tions | Ser.No. | EC-<br>Level | |-------------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------| | 3435 | 24.04.06 | H3P2800B | Introduction with ProgFile IPSO-Host12547H00F00T00 | 0020 | 00 | | 3470 | 20.10.06 | H3P2800B | Modification of the IPSO AQS Host Board when using JTAG SCAN Booster cable from Göpel | 0117 | 01 | | ECH<br>3534 | 4.6.07 | H3P2800D | Introduction of Layout version H3P2800D This layout supports modules with 5V- and 3.3V- PCI signaling. All former versions support only 5V-modules or 5V-tolerant modules, but not the "ETX VE4, P/N86739" | 0300 | 02 | # IPSO AQS ACQ Board, H12549 | EC No. | Date | Layout<br>Number | Description of Bugs, Changes and Modifica-<br>tions | Ser.No. | EC-<br>Level | |-------------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------|--------------| | 3428 | 1.06.06 | H3P2810B | Introduction with ProgFile IPSO-ACQ12549H00F00T00 | 0010 | 00 | | ECH<br>3438 | 15.08.06 | H3P2810B | Modification of the IPSO AQS ACQ Board (Layout H3P2810B) due to a JTAG programming failure of the FPGA configuration flash EPC8 U28 | 0020 | 01 | | 3506 | 19.02.07 | H3P2810C | Introduction of a new Layout Version H12550F3<br>for the IPSO AQS ACQ Board | 0300 | 02 | ## IPSO AQS HR Board, H12553 | EC No. | Date | Layout<br>Number | Description of Bugs, Changes and Modifications | Ser.No. | EC-<br>Level | |--------|----------|------------------|----------------------------------------------------------------|---------|--------------| | 3428 | 24.05.06 | H4P2830A | Introduction without ProgFile RCP adapter for NMR applications | 0010 | 00 | # IPSO AQS FTMS Board, H12555 | EC No. | Date | Layout<br>Number | Description of Bugs, Changes and Modifica-<br>tions | Ser.No. | EC-<br>Level | |--------|----------|------------------|---------------------------------------------------------------------|---------|--------------| | 3425 | 24.05.06 | H4P2850A | Introduction without ProgFile;<br>RCP adapter for FTMS applications | 0010 | 00 | ## IPSO AQS Adapter Board, H12557 | EC No. | Date | Layout<br>Number | Description of Bugs, Changes and Modifica-<br>tions | Ser.No. | EC-<br>Level | |--------|----------|------------------|---------------------------------------------------------------------------|---------|--------------| | 3422 | 24.04.06 | H4P2840A | Introduction of the new IPSO AQS Adapter Board<br>Layout Version H4P2840A | 0010 | 00 | # IPSO AQS Display Board, H12559 | EC No. | Date | Layout<br>Number | Description of Bugs, Changes and Modifica-<br>tions | Ser.No. | EC-<br>Level | |--------|----------|------------------|---------------------------------------------------------------------------|---------|--------------| | 3421 2 | 24.04.06 | H4P2860A | Introduction of the new IPSO AQS Display Board<br>Layout Version H4P2860A | 0010 | 00 | # 3. IPSO Host In each IPSO system there is only one IPSO Host comprising of the IPSO Host Controller and its data and control buses and communication interfaces . The IPSO Host Controller is an IBM compatible PC (ETX–Module) with all standard interfaces. Thus making access possible to the whole pool of standard hardware and software. #### **Operation** The Host Controller communicates with the TOPSPIN-PC and boots its operating system software (diskless LINUX) from the TOPSPIN-PC via Ethernet. It also communicates over its standard interfaces with the Rx- and the TxControllers and with peripheral devices. #### Versions | Location | Name | Part# | EC# | FW# | Functional Increments | Software Req. | |----------|---------------|--------|-----|-----|------------------------------|---------------| | IPSO AQS | IPSO AQS Host | H12547 | 00 | | | | | IPSO AQS | IPSO AQS Host | H12547 | 01 | | Due to JTAG program-<br>ming | | | IPSO AQS | IPSO AQS Host | H12547 | 02 | | 3.3V PCI signal level | | #### **Features** - ETX Computer Module, up to 512 MByte SDRAM - 20 Pin standard PC ATX Power connector - 2 PS/2 6 pin header connectors for keyboard and mouse - 2 PC standard IDE interface and 1 Floppy interface (shared with parallel port) - Parallel port (shared with floppy) - Flash Disk Interface (on secondary IDE side) - 2 PC standard COM/RS232 - 2 USB ports - VGA output - 10/100-Mbit Ethernet - PCI bus with 2 PCI-to-PCI bridge chips able to drive up to 9 devices (IPSO 19" System only) - PCI bus with 2 PCI-to-PCI bridge chips, driving 6 devices (IPSO AQS System only) - 2 standard PCI slots, 33MHz, 32 bit, 5V, each system - Beeper - Battery for the Real-Time-Clock - Power On Self Test Decoder - Temperature/Voltage hardware monitoring - LED power and control indicators - JTAG Test/Programing interface • Coax outputs of the Realtime Control Pulses and Trigger inputs (IPSO 19 inch Unit only) • BIS Bruker Identification System Flash PROM #### **Architecture** Figure6: IPSO Host of the "IPSO AQS" ## 3. 1. IPSO Host Controller (ETX-Module) The IPSO Host boards are designed to use the Embedded Extended Technology (ETX) modules as Host Controller. All ETX modules feature a standardized form factor and a standardized connector layout that carry a specified set of signals. Figure7: Host Controller "ETX VE4" from Kontron VGA COM1+2 LPT/Floppy **×** EIDE1+2 Ethernet 10/100 MBit/s SMB Bus I2C Bus Power Management ISA Bus PCI Bus 4xUSB BRUKER BioSpin Computer/Hardware Manual 2008-02-20 Figure8: Host Controller "ETX PM" from Kontron #### **Environmental Specifications** All ETX Modules include a heat-spreader plate assembly on the top side. It is NOT a heat sink. The aluminum slugs and thermal pads on the underside of the heat-spreader assembly implement thermal interfaces between the heat spreader plate and the major heat-generating components on the ETX module. Under worst-case conditions, the cooling mechanism must maintain an ambient air and heat-spreader plate temperature of 60° C or less. BRUKER BioSpin Computer/Hardware Manual 27 2008-02-20 #### **Models** Table9: Selected Types of ETX-Modules | | ETX-P1 | ETX-VE4 | ETX-PM | |---------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------| | Revisions | Layout 121, BIOS Rev. 120 | Layout 111, BIOS Rev. 110 | BIOS Rev. 122 | | Manufacturer | | Kontron | | | Component: | Intel Platform using Ali Aladdin<br>chip set V M1541, M1543C and<br>Pentium MMX 266MHz processor | VIA Eden Platform using Twister chip set and ESP4000 400MHz processor | Intel Celeron M processor<br>800MHz, L2 cacheless | | CPU Clock | 266 MHz | 400 MHz | C3 800 MHz | | BIOS | Phoenix BIOS 4.0 Release 6.0,<br>Kontron BIOS (MOD5R113) or<br>(MOD9R111) | Phoenix BIOS 4.0 Release 6.0,<br>Kontron BIOS (MOD9R111) | Phoenix BIOS 4.0 Release 6.01<br>Kontron BIOS (MOD9R122) | | Used DRAM Mod-<br>ules | One SDRAM-SO-DIMM,<br>144-Pin, 3,3-Volt;<br>64MB, 128MB, 256MB | One SDRAM-SO-DIMM,<br>144-Pin, 3,3-Volt;<br>64MB, 128MB, 256MB, 512MB | One DDR-SO-DIMM, 200-Pin, 2,5-Volt; 256MB, 512MB, 1GB | | Flash Disk on Mo-<br>dule | 16MB IDE Flash Disk as IDE2<br>master devices | no | no | | Video Controller: | ATI Rage Mobility | Savage S4 (VT8606) | Intel 855GME | | Ethernet Control-<br>ler: | Intel 82559ER | Intel 82551ER | Intel 82562 | | USB Interfaces | 0, 1, 2, 3; | 0, 1, 2, 3; | 0, 1, 2, 3 | | 5V-Power, full | 2,0 A | 1,9 A | 2,4 A | | 5V-Power,<br>standby | 1,4 A | 1,4 A | 1,28 A | | 5V-Power, sus-<br>pend | 0,9 A | 0,8 A | 0,31 A | ## Layout dependend conditions of choice The following attributes are not covered by the ETX Standard. But the have to be defined in PCB layout and logic and therefor must not be ignored in selecting the ETX module. Table10: IPSO Host, predefined ETX requirements | ETX Features which have to meet the Host layout | Necessary at "Bus 0" on IPSO Host | |-----------------------------------------------------------------------------------------|-----------------------------------| | ADxx lines which are supported by the BIOS and ETX for usage on IPSO Host | AD19+AD20 | | Which REQ/GRANT pairs must be unused on the module and free to be used by the IPSO Host | REQ/GRANT_0<br>REQ/GRANT_1 | #### **BIOS** The module is equipped with a Phoenix BIOS, which is located in an onboard Flash EEPROM. The device has 8-bit access. Faster access (16 bit) is provided by the shadow RAM. All IPSO Host Controllers are diskless and require some special BIOS settings: - Remote Program Load ROM of onboard LAN Controller = Enabled and - LAN boot priority of OS = At first position! Table11: BIOS adjustments | Entry | Meaning | Phönix BIOS 4.0, Rel. 6.0 | Phönix BIOS 4.0, Rel. 6.1 | |--------------------------------------|--------------------------------------|---------------------------|---------------------------| | Kontron-Version | | MOD9R111 | MODRB122 | | Network boot support? | | yes | yes | | Display Control - Flat Panel<br>Type | | Auto Detect | Auto Detect | | PNP OS Installed | PCI Bridge Support | no | no | | Onboard LPT | | enable | enable | | Legacy USB Support | Global, Interface 0+1, extern | enable | enable | | On Chip USB 2 Device | Interface 2+3, intern to Slot<br>A+B | disable | disable | | PCI Configuration - PCI IRQ<br>Line1 | IRQ select for Line "w" | Auto Select | Auto Select | | PCI Configuration + PCI IRQ<br>Line2 | IRQ select for Line "x" | Auto Select | Auto Select | | PCI Configuration + PCI IRQ<br>Line3 | IRQ select for Line "y" | Auto Select | Auto Select | | PCI Configuration + PCI IRQ<br>Line4 | IRQ select for Line "z" | Auto Select | Auto Select | For more BIOS settings refer to the Appendix or the Kontron "ETX-VE User's Guide, Document Revision 2.0" on www.kontron.com . The BIOS can be updated or restored by using a special procedure in–factory only. #### 3. 2. PCI Bus #### **Features** - Conforms to PCI Specification Revision 2.1 - 32-bit, 33-MHz - Voltage range of signals is (0,...,5)V or (0,...,3,3)V dependent on bus number and configuration. Details below. - Bus [00], [01] are used on ETX Module - Bus [00] is continued off the module to IPSO Host without using a bridge on the module #### **Structure of IPSO AQS** Table12: Voltage level of signals in several bus segments | | Designed | levels of bus | system [V] | | Necessary levels of devices [V] | | | | | | |------------------|----------|---------------|------------|----------|---------------------------------|-----------|----------|-----------|--|--| | Bus seg-<br>ment | Layout | max. send | tolerates | requires | Device | tolerates | requires | must send | | | | D - [00] | layout1 | 5 | 5 | 3.3 | VE4 | 5 | 5 | 3.3 | | | | Bus [00] | layout2 | 3.3 | 5 | 3.3 | PM | 3.3 | 3.3 | 3.3 | | | | | all | 3.3 | 5 | 3.3 | RxCtrl | 3.3 | 3.3 | 3.3 | | | | Bus [02] | all | 3.3 | 5 | 3.3 | Host Inter-<br>face | 5 | 3.3 | 3.3 | | | | | Designed | levels of bus | system [V] | | Necessary levels of devices [V] | | | | | |------------------|----------|---------------|------------|----------|---------------------------------|-----------|----------|-----------|--| | Bus seg-<br>ment | Layout | max. send | tolerates | requires | Device | tolerates | requires | must send | | | Bus [03] | | 5 | 5 | 3.3 | RS232 | 5 | 5 | 3.3 | | | Bus [04] | all | 3.3 | 5 | 3.3 | TxCtrl | 3.3 | 3.3 | 3.3 | | Figure9: Host bus of the IPSO AQS - At Bus [02]: The Host peripheral Interface (PLX, dev 0d.0) and the Rx PCI slot as device 0f.0 - At Bus [03]: Two Standard PCI slots as devices 0f.0 and 0d.0 - At Bus [04]: 5 Tx PCI slots as devices 0b.0, 0c.0, 0d.0, 0e.0, 0f.0 The LINUX command lspci -t prints the following tree picture of that structure: Comment: [00] is a PCI Bus name 00.0 is a PCI Device name #### **Device dependently allocation of Signals** Table13: PCI device allocation of special signals in the IPSO AQS | D | <b>D</b> | 01-4 | | Pin to Signal | | | | | | | |-----|----------|-------------------------------|-------|---------------|--------------|----------|--|--|--|--| | Bus | Dev | Slot | IDSEL | CLK | INTA at Line | REQ/GNT# | | | | | | | 8 | Slot 1 of ETX<br>Bridge→ Bus2 | AD19 | PCICLK1 | _ | 0 | | | | | | 0 | 9 | Slot 2 of ETX<br>Bridge→ Bus3 | AD20 | PCICLK2 | - | 1 | | | | | | <b>D</b> | <b>D</b> | Slot | | Pin to | Signal | | |----------|----------|------------------------------------|--------|--------|--------------|-------------------| | Bus | Dev | | | CLK | INTA at Line | REQ/GNT# | | | F | RxController | S_AD31 | S_CLK0 | Z | S_REQ/S_GNT0 | | 2 | D | Host Peripheral<br>Interface (PLX) | S_AD29 | S_CLK2 | у | slave device only | | | Е | Stand Slot PCI1 | B_AD30 | B_CLK1 | Z | B_REQ/B_GNT1 | | 3 | F | Stand Slot PCI2 | B_AD31 | B_CLK0 | w | B_REQ/B_GNT0 | | | F | T-Controller | A_AD31 | A_CLK0 | х | A_REQ/A_GNT0 | | | Е | F-Controller 1 | A_AD30 | A_CLK1 | w | A_REQ/A_GNT1 | | 4 | D | F-Controller 2 | A_AD29 | A_CLK2 | Z | A_REQ/A_GNT2 | | | С | F-Controller 3 | A_AD28 | A_CLK3 | у | A_REQ/A_GNT3 | | | В | G-Controller | A_AD27 | A_CLK4 | х | A_REQ/A_GNT4 | ### **PCI Bus Signals** #### **Standard PCI Connector** The signal assignment to most of the connector pins is fixed as in the following table by the "PCI Local Bus Specification". The assignment to some pins depends on the device address behind of that connector or the signal level environment. They are marked as follows: Green shadowed pins: The device address (INTi, IDSEL) or the request priority (REQ, GNT) dictate the assigned signal Blue hatched vertical: The level of the signal voltage (5 or 3.3 Volt) requires that voltage at all of these pins. Red hatched diagonal:All of these pins are reserved for future use. They must not be used at connectors for standard PCI cards. Table14: Signals at the Standard PCI Connector, 32 bit, 5 or 3.3 Volt | | | P | CI Standard Conn | ector 5V | / 3.3V E | nvironment | | | |-----|--------|-----|------------------|----------|----------|------------|-----|--------| | Pin | Row B | Pin | Row A | | Pin | Row B | Pin | Row A | | 1 | -12V | 1 | TRST | | 32 | AD17 | 32 | AD16 | | 2 | TCK | 2 | 12V | | 33 | CBE2# | 33 | 3,3V | | 3 | GND | 3 | TMS | | 34 | GND | 34 | FRAME# | | 4 | TDO | 4 | TDI | | 35 | IRDY# | 35 | GND | | 5 | VCC | 5 | VCC | | 36 | 3,3V | 36 | TRDY# | | 6 | VCC | 6 | INTA# | | 37 | DEVSEL# | 37 | GND | | 7 | INTB# | 7 | INTC# | | 38 | GND | 38 | STOP# | | 8 | INTD# | 8 | VCC | | 39 | LOCK# | 39 | 3,3V | | 9 | PRSNT1 | 9 | res | | 40 | PERR# | 40 | SDONE | | 10 | es | 10 | IO-5/3∨ | | 41 | 3,3V | 41 | SB0# | | 11 | PRSNT2 | 11 | es | | 42 | SERR# | 42 | GND | | 12 | GND | 12 | GND | | 43 | 3,3V | 43 | PAR | | 13 | GND | 13 | GND | | 44 | CBE1# | 44 | AD15 | | 14 | / res | 14 | / res | | 45 | AD14 | 45 | 3,3V | | 15 | GND | 15 | PCIRST# | | 46 | GND | 46 | AD13 | | 16 | PCICLK | 16 | IO-5/3V | | 47 | AD12 | 47 | AD11 | | | | P | CI Standard Conn | ector 5V | / 3.3V Er | nvironment | | | |-----|---------|-----|------------------|----------|-----------|-------------------|-----|-------------------| | Pin | Row B | Pin | Row A | | Pin | Row B | Pin | Row A | | 17 | GND | 17 | GNT# | | 48 | AD10 | 48 | GND | | 18 | REQ# | 18 | GND | | 49 | GND | 49 | AD9 | | 19 | IO-5/3V | 19 | res | | 50 | free | 50 | free | | 20 | AD31 | 20 | AD30 | | 51 | free | 51 | free | | 21 | AD29 | 21 | 3,3V | | 52 | AD8 | 52 | CBE0# | | 22 | GND | 22 | AD28 | | 53 | AD7 | 53 | 3,3V | | 23 | AD27 | 23 | AD26 | | 54 | 3,3V | 54 | AD6 | | 24 | AD25 | 24 | GND | | 55 | AD5 | 55 | AD4 | | 25 | 3,3V | 25 | AD24 | | 56 | AD3 | 56 | GND | | 26 | CBE3# | 26 | IDSEL | | 57 | GND | 57 | AD2 | | 27 | AD23 | 27 | 3,3V | | 58 | AD1 | 58 | AD0 | | 28 | GND | 28 | AD22 | | 59 | IO-5/3V | 59 | IO-5/3V | | 29 | AD21 | 29 | AD20 | | 60 | ACK64=<br>PULLUP0 | 60 | REQ64=<br>PULLUP1 | | 30 | AD19 | 30 | GND | | 61 | VCC | 61 | VCC | | 31 | 3,3V | 31 | AD18 | | 62 | VCC | 62 | VCC | #### Adapting the standard slots "PCI 1" and "PCI 2" to PCI Bus "2" #### IPSO AQS: The IPSO AQS Adapter Board (H12557) The IPSO AQS Adapter takes the PCI Bus, control signals and power over from IPSO AQS Host via connector ST26 of the Host. It connects the PCI Bus and the power with the Standard PCI connectors and furthermore hands all signals together with the control signals over to IPSO AQS ACQ via STB3. ST26 and STB3 are 188-pin Standard PCI connectors but with different signal assignment. The wiring between these 4 connectors show the next 2 tables, departed for the upper and the lower wiring level of the IPSO AQS Adapter Board. Upper wiring level of the adapter means the mounting side of the connectors PCI1 and PCI2. Lower wiring level means its solder side. Figure 10: IPSO AQS Adapter Board Table15: Signals at ST26, PCI1, PCI2 and STB3, upper wiring level | | Connecto<br>4 at Fron | | Connector "PCI 2" Pin1 at Front Side | | | ector "PCI 1"<br>at Front Side | | Host Connector Pin94 at Fron | | |------------------|-----------------------|------------|--------------------------------------|-------------|-----|--------------------------------|-----|------------------------------|------------------| | Row | A (upper | r level) | Ro | w A (right) | Ro | w A (right) | | Row B (upper | r level) | | Host net<br>name | Pin | PCI Signal | Pin | PCI Signal | Pin | PCI Signal | Pin | PCI Signal | Host net<br>name | | | 94 | +5V | | | | | 94 | +5V | | | | 93 | | | | | | 93 | | | | | 92 | | | | | | 92 | | | | | 91 | | | | | | 91 | | | | | 90 | | | | | | 90 | | | | | 89 | | | | | | 89 | | | | | 88 | | | | | | 88 | | | | | 87 | | | | | | 87 | | | | | 86 | | | | | | 86 | | | | | 85 | +5V | | | | | 85 | +5V | | | | 84 | GND | | | | | 84 | GND | | | | 83 | | | | | | 83 | | | | | 82 | | | | | | 82 | | | | | 81 | | | | | | 81 | | | | | 80 | GND | | | | | 80 | GND | | | | 79 | RESET* | | | | | 79 | RESET* | | | | 78 | GND | | | | | 78 | GND | | | | 77 | Free | | | | | 77 | Free | | | | 76 | +5V | | | | | 76 | +5V | | | | 75 | SGURES | | | | | 75 | SGURES | | | | 74 | GND | | | | | 74 | GND | | | | 73 | TDIB | | | | | 73 | TDIB | | | | 72 | TMSB | | | | | 72 | TMSB | | | | 71 | TRSTB* | | | | | 71 | TRSTB* | | | | 70 | GND | | | | | 70 | GND | | | | 69 | VREF | | | | | 69 | VREF | | | | 68 | GND | | | | | 68 | GND | | | | 67 | THRMMIN2 | | | | | 67 | THRMIN2 | | | | 66 | GND | | | | | 66 | GND | | | | 65 | GNT2 | | | | | 65 | GNT2 | | | | 64 | GND | | | | | 64 | GND | | | | 63 | | 17 | GNT1 | | | 63 | GNT1 | | | TRST | 62 | TRST | 1 | TRST | 1 | TRST | 62 | TRST | TRST | | +12V | 61 | +12V | 2 | +12V | 2 | +12V | 61 | +12V | +12V | | | onnecto<br>at Fron | or STB3<br>at Side | | ector "PCI 2"<br>at Front Side | | ector "PCI 1"<br>at Front Side | | Host Connector | | |------------------|--------------------|--------------------|-----|--------------------------------|-----|--------------------------------|-----|----------------|---------------| | Row A | A (uppei | level) | Ro | w A (right) | Ro | w A (right) | | Row B (upper | r level) | | Host net<br>name | Pin | PCI Signal | Pin | PCI Signal | Pin | PCI Signal | Pin | PCI Signal | Host net name | | TMS | 60 | TMS | 3 | TMS | 3 | TMS | 60 | TMS | TMS | | TDI | 59 | TDI | 4 | TDI | 4 | TDI | 59 | TDI | TDI | | +5V | 58 | +5V | 5 | +5V | 5 | +5V | 58 | +5V | +5V | | INTA# | 57 | INTw# | 6 | INTz# | 6 | INTy# | 57 | INTw# | INTA# | | INTC# | 56 | INTy# | 7 | INTx# | 7 | INTw# | 56 | INTy# | INTC# | | +5V | 55 | +5V | 8 | +5V | 8 | +5V | 55 | +5V | +5V | | - | 54 | NV_CLK | 9 | reserved | 9 | reserved | 54 | NV_CLK | - | | +5V-IO | 53 | +5V-IO | 10 | +5V-IO | 10 | +5V-IO | 53 | +5V-IO | +5V-IO | | - | 52 | reserved | 11 | reserved | 11 | reserved | 52 | reserved | - | | -/(gnd) | 51 | -/(gnd) | 12 | GND | 12 | GND | 51 | -/(gnd) | -/(gnd) | | -/(gnd) | 50 | -/(gnd) | 13 | GND | 13 | GND | 50 | -/(gnd) | -/(gnd) | | 3.3V-AUX | 49 | 3.3V-AUX | 14 | 3.3V-AUX | 14 | 3.3V-AUX | 49 | 3.3V-AUX | 3.3V-AUX | | RST# | 48 | RST# | 15 | RST# | 15 | RST# | 48 | RST# | RST# | | +5V-IO | 47 | +5V-IO | 16 | +5V-IO | 16 | +5V-IO | 47 | +5V-IO | +5V-IO | | GNT# | 65 | GNT2 | | | | | 65 | GNT2 | | | | | | 17 | GNT1 | | | 63 | GNT1 | | | | | | | | 17 | GNT0 | 46 | GNT0 | GNT# | | GND | 45 | GND | 18 | GND | 18 | GND | 45 | GND | GND | | PME# | 44 | PME# | 19 | PME# | 19 | PME# | 44 | PME# | PME# | | AD30 | 43 | AD30 | 20 | AD30 | 20 | AD30 | 43 | AD30 | AD30 | | +3.3V | 42 | +3.3V | 21 | +3.3V | 21 | +3.3V | 42 | +3.3V | +3.3V | | AD28 | 41 | AD28 | 22 | AD28 | 22 | AD28 | 41 | AD28 | AD28 | | AD26 | 40 | AD26 | 23 | AD26 | 23 | AD26 | 40 | AD26 | AD26 | | GND | 39 | GND | 24 | GND | 24 | GND | 39 | GND | GND | | AD24 | 38 | AD24 | 25 | AD24 | 25 | AD24 | 38 | AD24 | AD24 | | idsel | 37 | | | | | | 37 | | idsel | | | | IDSEL | | | | | | ad21 | - | | - | | | 26 | IDSEL | | | | ad31 | - | | - | | | | | 26 | IDSEL | | ad30 | - | | +3.3V | 36 | +3.3V | 27 | +3.3V | 27 | +3.3V | 36 | +3.3V | +3.3V | | AD22 | 35 | AD22 | 28 | AD22 | 28 | AD22 | 35 | AD22 | AD22 | | AD20 | 34 | AD20 | 29 | AD20 | 29 | AD20 | 34 | AD20 | AD20 | | GND | 33 | GND | 30 | GND | 30 | GND | 33 | GND | GND | | AD18 | 32 | AD18 | 31 | AD18 | 31 | AD18 | 32 | AD18 | AD18 | | AD16 | 31 | AD16 | 32 | AD16 | 32 | AD16 | 31 | AD16 | AD16 | | · | onnecto | | | ector "PCI 2"<br>at Front Side | | ector "PCI 1"<br>at Front Side | | Host Connect<br>Pin94 at Fror | | |------------------|----------|------------|-----|--------------------------------|-----|--------------------------------|-----|-------------------------------|------------------| | Row | A (uppei | · level) | Ro | w A (right) | Ro | w A (right) | | Row B (uppe | r level) | | Host net<br>name | Pin | PCI Signal | Pin | PCI Signal | Pin | PCI Signal | Pin | PCI Signal | Host net<br>name | | +3.3V | 30 | +3.3V | 33 | +3.3V | 33 | +3.3V | 30 | +3.3V | +3.3V | | FRAME# | 29 | FRAME# | 34 | FRAME# | 34 | FRAME# | 29 | FRAME# | FRAME# | | GND | 28 | GND | 35 | GND | 35 | GND | 28 | GND | GND | | TRDY | 27 | TRDY | 36 | TRDY | 36 | TRDY | 27 | TRDY | TRDY | | GND | 26 | GND | 37 | GND | 37 | GND | 26 | GND | GND | | STOP | 25 | STOP | 38 | STOP | 38 | STOP | 25 | STOP | STOP | | +3.3V | 24 | +3.3V | 39 | +3.3V | 39 | +3.3V | 24 | +3.3V | +3.3V | | SMBCLK | 23 | SMBCLK | 40 | SMBCLK | 40 | SMBCLK | 23 | SMBCLK | SMBCLK | | SMBDAT | 22 | SMBDAT | 41 | SMBDAT | 41 | SMBDAT | 22 | SMBDAT | SMBDAT | | GND | 21 | GND | 42 | GND | 42 | GND | 21 | GND | GND | | PAR | 20 | PAR | 43 | PAR | 43 | PAR | 20 | PAR | PAR | | AD15 | 19 | AD15 | 44 | AD15 | 44 | AD15 | 19 | AD15 | AD15 | | +3.3V | 18 | +3.3V | 45 | +3.3V | 45 | +3.3V | 18 | +3.3V | +3.3V | | AD13 | 17 | AD13 | 46 | AD13 | 46 | AD13 | 17 | AD13 | AD13 | | AD11 | 16 | AD11 | 47 | AD11 | 47 | AD11 | 16 | AD11 | AD11 | | GND | 15 | GND | 48 | GND | 48 | GND | 15 | GND | GND | | AD09 | 14 | AD09 | 49 | AD09 | 49 | AD09 | 14 | AD09 | AD09 | | GND | 13 | GND | 50 | - | 50 | - | 13 | GND | GND | | GND | 12 | GND | 51 | - | 51 | - | 12 | GND | GND | | C/BE0 | 11 | C/BE0 | 52 | C/BE0 | 52 | C/BE0 | 11 | C/BE0 | C/BE0 | | +3.3V | 10 | +3.3V | 53 | +3.3V | 53 | +3.3V | 10 | +3.3V | +3.3V | | AD06 | 9 | AD06 | 54 | AD06 | 54 | AD06 | 9 | AD06 | AD06 | | AD04 | 8 | AD04 | 55 | AD04 | 55 | AD04 | 8 | AD04 | AD04 | | GND | 7 | GND | 56 | GND | 56 | GND | 7 | GND | GND | | AD02 | 6 | AD02 | 57 | AD02 | 57 | AD02 | 6 | AD02 | AD02 | | AD00 | 5 | AD00 | 58 | AD00 | 58 | AD00 | 5 | AD00 | AD00 | | +5V-IO | 4 | +5V-IO | 59 | +5V-IO | 59 | +5V-IO | 4 | +5V-IO | +5V-IO | | REQ64# | 3 | REQ64# | 60 | REQ64# | 60 | REQ64# | 3 | REQ64# | REQ64# | | +5V | 2 | +5V | 61 | +5V | 61 | +5V | 2 | +5V | +5V | | +5V | 1 | +5V | 62 | +5V | 62 | +5V | 1 | +5V | +5V | Table16: Signals at ST26, PCI1, PCI2 and STB3, lower wiring level | | Connecto<br>4 at Fron | | | ector "PCI 2"<br>at Front Side | | ector "PCI 1"<br>at Front Side | | Host Connector<br>Pin94 at Fron | | |------------------|-----------------------|------------|------|--------------------------------|------|--------------------------------|---------------------|---------------------------------|------------------| | Row | B (lower | level) | Ro | w B (left) | Ro | w B (left) | Row A (lower level) | | | | Host net<br>name | Pin# | PCI Signal | Pin# | PCI Signal | Pin# | PCI Signal | Pin# | PCI Signal | Host net<br>name | | | 94 | +3.3V | | | | | 94 | +3.3V | | | | 93 | | | | | | 93 | | | | | 92 | | | | | | 92 | | | | | 91 | | | | | | 91 | | | | | 90 | | | | | | 90 | | | | | 89 | | | | | | 89 | | | | | 88 | | | | | | 88 | | | | | 87 | | | | | | 87 | | | | | 86 | | | | | | 86 | | | | | 85 | +3.3V | | | | | 85 | +3.3V | | | | 84 | GND | | | | | 84 | GND | | | | 83 | | | | | | 83 | | | | | 82 | | | | | | 82 | | | | | 81 | | | | | | 81 | | | | | 80 | GND | | | | | 80 | GND | | | | 79 | ACQ_RST* | | | | | 79 | ACQ_RST* | | | | 78 | Free | | | | | 78 | Free | | | | 77 | GND | | | | | 77 | GND | | | | 76 | Free | | | | | 76 | Free | | | | 75 | STATUS | | | | | 75 | STATUS | | | | 74 | +5V | | | | | 74 | +5V | | | | 73 | TDIB | | | | | 73 | EXT_JTAG* | | | | 72 | TDOB | | | | | 72 | TDOB | | | | 71 | ТСКВ | | | | | 71 | TCKB | | | | 70 | GND | | | | | 70 | GND | | | | 69 | CLK2 | | | | | 69 | CLK2 | | | | 68 | GND | | | | | 68 | GND | | | | 67 | | 16 | CLK1 | | | 67 | CLK1 | | | | 66 | GND | | | | | 66 | GND | | | REQ# | 65 | REQ2# | | | | | 65 | REQ2# | | | | 64 | GND | | | | | 64 | GND | | | | | | 18 | REQ1# | | | 63 | REQ1# | REQ2# | | -12V | 62 | -12V | 1 | -12V | 1 | -12V | 62 | -12V | -12V | | TCK | 61 | TCK | 2 | TCK | 2 | TCK | 61 | TCK | TCK | | | Connecto<br>4 at Fron | | | ector "PCI 2"<br>at Front Side | | ector "PCI 1"<br>at Front Side | Host Connector ST26<br>Pin94 at Front Side | | | | |------------------|-----------------------|------------|------|--------------------------------|------|--------------------------------|--------------------------------------------|--------------|------------------|--| | Row | B (lower | level) | Ro | ow B (left) | Ro | ow B (left) | | Row A (lower | r level) | | | Host net<br>name | Pin# | PCI Signal | Pin# | PCI Signal | Pin# | PCI Signal | Pin# | PCI Signal | Host net<br>name | | | GND | 60 | GND | 3 | GND | 3 | GND | 60 | GND | GND | | | TDO | 59 | TDO | 4 | TDO | 4 | TDO | 59 | TDO | TDO | | | +5V | 58 | +5V | 5 | +5V | 5 | +5V | 58 | +5V | +5V | | | +5V | 57 | +5V | 6 | +5V | 6 | +5V | 57 | +5V | +5V | | | INTB# | 56 | INTx# | 7 | INTw# | 7 | INTz# | 56 | INTx# | INTB# | | | INTD# | 55 | INTz# | 8 | INTy# | 8 | INTx# | 55 | INTz# | INTD# | | | PRSNT1 | 54 | PRSNT1 | 9 | PRSNT1 | 9 | PRSNT1 | 54 | PRSNT1 | PRSNT1 | | | reserved | 53 | reserved | 10 | reserved | 10 | reserved | 53 | reserved | reserved | | | PRSNT2 | 52 | PRSNT2 | 11 | PRSNT2 | 11 | PRSNT2 | 52 | PRSNT2 | PRSNT2 | | | GND | 51 | GND | 12 | GND | 12 | GND | 51 | GND | GND | | | GND | 50 | GND | 13 | GND | 13 | GND | 50 | GND | GND | | | reserved | 49 | reserved | 14 | NV_CLK | 14 | NV_CLK | 49 | reserved | reserved | | | GND | 48 | GND | 15 | GND | 15 | GND | 48 | GND | GND | | | CLK | 69 | CLK2 | | | | | 69 | CLK2 | CLK2 | | | - | | | 16 | CLK1 | | | 67 | CLK1 | CLK1 | | | - | | | | | 16 | CLK0 | 47 | CLK0 | CLK0 | | | GND | 46 | GND | 17 | GND | 17 | GND | 46 | GND | GND | | | REQ# | 65 | REQ2# | | | | | 65 | REQ2# | REQ2# | | | - | | | 18 | REQ1# | | | 63 | REQ1# | REQ1# | | | - | | | | | 18 | REQ0# | 45 | REQ0# | REQ0# | | | +5V-IO | 44 | +5V-IO | 19 | +5V-IO | 19 | +5V-IO | 44 | +5V-IO | +5V-IO | | | AD31 | 43 | AD31 | 20 | AD31 | 20 | AD31 | 43 | AD31 | AD31 | | | AD29 | 42 | AD29 | 21 | AD29 | 21 | AD29 | 42 | AD29 | AD29 | | | GND | 41 | GND | 22 | GND | 22 | GND | 41 | GND | GND | | | AD27 | 40 | AD27 | 23 | AD27 | 23 | AD27 | 40 | AD27 | AD27 | | | AD25 | 39 | AD25 | 24 | AD25 | 24 | AD25 | 39 | AD25 | AD25 | | | +3.3V | 38 | +3.3V | 25 | +3.3V | 25 | +3.3V | 38 | +3.3V | +3.3V | | | C/BE3# | 37 | C/BE3# | 26 | C/BE3# | 26 | C/BE3# | 37 | C/BE3# | C/BE3# | | | AD23 | 36 | AD23 | 27 | AD23 | 27 | AD23 | 36 | AD23 | AD23 | | | GND | 35 | GND | 28 | GND | 28 | GND | 35 | GND | GND | | | AD21 | 34 | AD21 | 29 | AD21 | 29 | AD21 | 34 | AD21 | AD21 | | | AD19 | 33 | AD19 | 30 | AD19 | 30 | AD19 | 33 | AD19 | AD19 | | | +3.3V | 32 | +3.3V | 31 | +3.3V | 31 | +3.3V | 32 | +3.3V | +3.3V | | | AD17 | 31 | AD17 | 32 | AD17 | 32 | AD17 | 31 | AD17 | AD17 | | | C/BE2# | 30 | C/BE2# | 33 | C/BE2# | 33 | C/BE2# | 30 | C/BE2# | C/BE2# | | | · · | onnecto<br>at Fron | | | ector "PCI 2"<br>at Front Side | | ector "PCI 1"<br>at Front Side | | or ST26<br>nt Side | | |---------------|---------------------|------------|--------------|--------------------------------|------|--------------------------------|---------------------|--------------------|---------------| | Row I | Row B (lower level) | | Row B (left) | | Ro | ow B (left) | Row A (lower level) | | | | Host net name | Pin# | PCI Signal | Pin# | PCI Signal | Pin# | PCI Signal | Pin# | PCI Signal | Host net name | | GND | 29 | GND | 34 | GND | 34 | GND | 29 | GND | GND | | IRDY# | 28 | IRDY# | 35 | IRDY# | 35 | IRDY# | 28 | IRDY# | IRDY# | | +3.3V | 27 | +3.3V | 36 | +3.3V | 36 | +3.3V | 27 | +3.3V | +3.3V | | DEVSEL# | 26 | DEVSEL# | 37 | DEVSEL# | 37 | DEVSEL# | 26 | DEVSEL# | DEVSEL# | | GND | 25 | GND | 38 | GND | 38 | GND | 25 | GND | GND | | LOCK# | 24 | LOCK# | 39 | LOCK# | 39 | LOCK# | 24 | LOCK# | LOCK# | | PERR# | 23 | PERR# | 40 | PERR# | 40 | PERR# | 23 | PERR# | PERR# | | +3.3V | 22 | +3.3V | 41 | +3.3V | 41 | +3.3V | 22 | +3.3V | +3.3V | | SERR# | 21 | SERR# | 42 | SERR# | 42 | SERR# | 21 | SERR# | SERR# | | +3.3V | 20 | +3.3V | 43 | +3.3V | 43 | +3.3V | 20 | +3.3V | +3.3V | | C/BE1# | 19 | C/BE1# | 44 | C/BE1# | 44 | C/BE1# | 19 | C/BE1# | C/BE1# | | AD14 | 18 | AD14 | 45 | AD14 | 45 | AD14 | 18 | AD14 | AD14 | | GND | 17 | GND | 46 | GND | 46 | GND | 17 | GND | GND | | AD12 | 16 | AD12 | 47 | AD12 | 47 | AD12 | 16 | AD12 | AD12 | | AD10 | 15 | AD10 | 48 | AD10 | 48 | AD10 | 15 | AD10 | AD10 | | GND | 14 | GND | 49 | GND | 49 | GND | 14 | GND | GND | | GND | 13 | GND | 50 | - | 50 | - | 13 | GND | GND | | GND | 12 | GND | 51 | _ | 51 | - | 12 | GND | GND | | AD08 | 11 | AD08 | 52 | AD08 | 52 | AD08 | 11 | AD08 | AD08 | | AD07 | 10 | AD07 | 53 | AD07 | 53 | AD07 | 10 | AD07 | AD07 | | +3.3V | 9 | +3.3V | 54 | +3.3V | 54 | +3.3V | 9 | +3.3V | +3.3V | | AD05 | 8 | AD05 | 55 | AD05 | 55 | AD05 | 8 | AD05 | AD05 | | AD03 | 7 | AD03 | 56 | AD03 | 56 | AD03 | 7 | AD03 | AD03 | | GND | 6 | GND | 57 | GND | 57 | GND | 6 | GND | GND | | AD01 | 5 | AD01 | 58 | AD01 | 58 | AD01 | 5 | AD01 | AD01 | | +5V-IO | 4 | +5V-IO | 59 | +5V-IO | 59 | +5V-IO | 4 | +5V-IO | +5V-IO | | ACK64# | 3 | ACK64# | 60 | ACK64# | 60 | ACK64# | 3 | ACK64# | ACK64# | | +5V | 2 | +5V | 61 | +5V | 61 | +5V | 2 | +5V | +5V | | +5V | 1 | +5V | 62 | +5V | 62 | +5V | 1 | +5V | +5V | #### **PCI Devices** Outside the ETX-Module, there are only two different PCI interface devices which are used numerously: - The DSP TMS320C6415 with PCI interface from TI - The PCI target controller "PCI9030" from "PLX Technology" as Host Peripheral Interface #### The PCI Interface of DSP "C6415" #### **Address Mapping** Table 17: Access ranges of the DSP C6415 | External Bus Access | | | | To DSP internal | | | | | |----------------------------|-----------------------------------------------------|--------------|-----------------|-----------------|--------------------------------------------------------|-------------|------------------|--| | Space | Access<br>type | Address | | Address | Range | Destination | | | | | | Bit [31::22] | <base0></base0> | <dspp></dspp> | <dspp> The whole memory range</dspp> | | hrough | | | | | Bit [21::0] | А | D [21::0] | this 4 Mby | te Window | J | | | | | | | | 64 MB | 0x600-63F | EMIFB 0 | | | | | | | | 64 MB | 0x640-67F | EMIFB 1 | | | | | | | | 64 MB | 0x680-6BF | EMIFB 2 | | | Me-<br>mory | prefetchable<br>Memory | | | | 64 MB | 0x6C0-6FF | EMIFB 3 | | | , | , | | | | 256 MB | 0x800-8FF | EMIFA 0:<br>MEM | | | | | | | | 256 MB | 0x900-9FF | EMIFA 1:<br>FIFO | | | | | | | | 256 MB | 0xA00-AFF | EMIFA 2 | | | | | | | | 256 MB | 0xB00-BFF | EMIFA 3 | | | | | Bit [31::23] | <base1></base1> | [0000 0001 1]2 | | 0x01C00000 | 11 Regi-<br>ster | | | 8 MB<br>Reg.<br>Memo<br>ry | Single Ac-<br>cess non-<br>prefetchable<br>Register | | | | Fixed 8 Mbyte Register<br>Window:<br>0x0180 bis 0x01FF | 0x01C20000 | 3 Register | | | | , | Bit [22::0] | Д | .D [22::0] | | 0x01C1FFF0 | HSR reg | | | | | | | | | 0x01C1FFF4 | HDCR reg | | | | | | | | | 0x01C1FFF8 | DSPP reg | | | I/O | Single Access non- | Bit [31::4] | < | :Base2> | I/O Space | | HSR<br>HDCR | | | 1,0 | prefetchable<br>Register | Bit [3::0] | , | AD [3::0] | i,o opace | | DSPP | | # The Host Peripheral Interface (HPI) The Host Peripheral Interface uses the PCI Target bridge PLX 9030. This device connects the Local Bus of the "Host Peripheral Interface" to the PCI Bus and supports read and write accesses from PCI to Local Bus. The Local Bus of the HPI is connected to following devices: - IPSO Configuration Register, containing hardware information - FLASH PROM, containing BIS information (BIS=Bruker Information System) • JTAG Interface, making the JTAG chain accessible to the software and allowing reprogramming of the hardware logic by the system itself. Furthermore to the HPI, the PLX 9030 is used at the PCI Bus of IPSO on the PCI Standard Devices "IPSO DPP1" and "IPSO DPP2". The Configuration Space of these 3 devices can be recognized by the different content of their "Subsystem ID Registers". The different Configuration Spaces of the PLX 9030 are stored in 4–Kbyte Serial EEPROMs of type "93CS66L". These PROMs are read by the PLX 9030 when the PCI reset is deasserted. The PROM contents can be created using the "PLXMon" software and stored using the JTAG–Tool of GOEBEL. The contents of the PCI configuration space registers can be checked in the print out of the command lspci -x, typed in a LINUX shell. Table18: Configuration Space of the "Host Peripheral Interface", PLX | Hex Addr "xy" | x0 | х1 | x2 | х3 | х4 | х5 | х6 | х7 | х8 | х9 | хA | хВ | хC | хD | хE | хF | |---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | 0y | b5 | 10 | 30 | 90 | 03 | 01 | 90 | 02 | 0a | 00 | 80 | 06 | 08 | 00 | 00 | 00 | | 1y | 00 | 00 | 26 | e8 | 01 | 90 | 00 | 00 | 00 | 00 | 30 | e8 | 00 | 00 | 22 | e8 | | 2у | 00 | 00 | 21 | e8 | 00 | 00 | 20 | e8 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 02 | | Зу | 00 | 00 | 00 | 00 | 40 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 0a | 01 | 00 | 00 | Table19: Meaning and 4-byte data of the HPI Configuration space | | HPI PCI Configuration Registers | | | | | | | |--------|---------------------------------|------------|--------|-----------------|------------|--|--| | Offset | Register | Value | Offset | Register | Value | | | | 0x00 | Dev/Vendor ID | 0x903010b5 | 0x3c | Int. Pin/Line | 0x000001ff | | | | 0x04 | PCI/Cmd Status | 0x00100000 | 0x40 | PM Capabilities | 0x48014801 | | | | 0x08 | Class Code/Rev | 0x0680000a | 0x44 | PM Cntrl/Status | 0x00000000 | | | | 0x2c | Subsystem ID/Subvendor ID | 0x02000000 | 0x48 | HS Cntrl/NCP | 0x00004c06 | | | | 0x34 | New Cap Pointer | 0x00000040 | 0x4c | VPD Cntrl/NCP | 0x00000003 | | | The 16-bit Subsystem ID is stored at addresses 0x2F and 0x2E. The Subsystem ID for IPSO PCI devices using the PLX 9030 is: Table20: PLX Subsystem ID of IPSO devices | | IPSO DPP1 | IPSO DPP2 | IPSO Host Port Interface | |------------------|-----------|-----------|--------------------------| | PLX Subsystem ID | 0x0100 | 0x0101 | 0x0200 | This is default PLX EEPROM register set (IMB00AB05.dat) after power-on condition. Table21: IPSO19"/AQS PLX Memory Space Register | PLX Memory Space0 Registers | | | | | | |-----------------------------|------------|-------------|--|--|--| | Offset | Register | Value | | | | | 0x28 | Descriptor | 0x00400002 | | | | | 0x00 | Range | 0x00ff00000 | | | | | 0x14 | Remap | 0x0000001 | | | | | PLX | PLX Memory Space1 Registers | | | | | | |--------|-----------------------------|-------------|--|--|--|--| | Offset | Offset Register Value | | | | | | | 0x2c | Descriptor | 0x50400040 | | | | | | 0x04 | Range | 0x00ff00000 | | | | | | 0x18 | Remap | 0x0000001 | | | | | | PLX Memory Space2 Registers | | | | | | |-----------------------------|------------|-------------|--|--|--| | Offset | Register | Value | | | | | 0x30 | Descriptor | 0x50400040 | | | | | 0x08 | Range | 0x00ff00000 | | | | | 0x1c | Remap | 0x0000001 | | | | | PLX Memory Space3 Registers | | | | | | |-----------------------------|------------|-------------|--|--|--| | Offset | Register | Value | | | | | 0x34 | Descriptor | 0x50400040 | | | | | 0x0c | Range | 0x00ff00000 | | | | | 0x20 | Remap | 0x0000001 | | | | Table22: IPSO19"/AQS PLX Chip Select Register | PLX Chip Select Registers | | | | | | |---------------------------|----------|------------|--|--|--| | Offset | Register | Value | | | | | 0x3c | CS0 Base | 0x00000000 | | | | | 0x40 | CS1 Base | 0x00000000 | | | | | 0x44 | CS2 Base | 0x00000000 | | | | | 0x48 | CS3 Base | 0x00000000 | | | | Table23: IPSO19"/AQS PLX Control Register | | PLX Control Registers | | | | | | |--------|-----------------------|------------|--|--|--|--| | Offset | Register | Value | | | | | | 0x4c | Int Cntrl/St | 0x00300040 | | | | | | 0x50 | Eep/trgt Ctrl | 0x00780000 | | | | | | 0x54 | GP I/O | 0x00249000 | | | | | | 0x70 | PM Select | 0x00000000 | | | | | | 0x74 | PM Scale | 0x00000000 | | | | | Table24: IPSO19"/AQS PLX Expansion ROM Register | PLX Expansion ROM Registers | | | | | | | |-----------------------------|-----------------------|------------|--|--|--|--| | Offset | Offset Register Value | | | | | | | 0x38 | Descriptor | 0x00000000 | | | | | | 0x10 | Range | 0x00000000 | | | | | | 0x24 | Remap | 0x00010000 | | | | | #### **Hardware Configuration Register** The Configuration Register indicates configuration of IPSO boards. It is a fix wired 16 Bit register mapped in Space 0 of the PLX9030 . Table25: IPSO hardware configuration register | IPSO hardware configuration register | | | | | | |--------------------------------------|-----------------------|--|--|--|--| | IPSO 19" | b 0000 0000 0000 0000 | | | | | | IPSO AQS | b 0000 0000 0000 0001 | | | | | ## **Bruker Identification System Flash PROM** The Flash PROM is mapped in Space 3 of the PLX9030 device. It contains following informations and can be read with the "IPSO Web Administration Tool": - Device type - Part number - Serial number - EC Level - Name - Production date - Firmware version - Flash write count Table26: IPSO Flash Signal description | Signal | Description | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Flash_CS* | Flash Chip Select. When asserted low, the flash PROM is forced to enter a read or write cycles. | | Flash_WR* | Flash Write Signal. When asserted low, the flash PROM is forced to write access. | | Flash_OE* | Flash Output Enable Signal. When asserted low, the flash PROM is forced to read access. Is driven low automatically when the PCI9030 owns the local bus. | #### **PLX JTAG Interface** The JTAG Interface is used for the IPSO Firmware Update and accessible by PLX General Purpose I/O Port (for more details show *IPSO Firmware Update Manual*). Figure 11: PLX Gen. Purpose I/O Control and JTAG Interface (GPIO: 54h) | Bit | Description | Read/Write | Value after<br>Reset | Initial value | Signal Name | I/O | |-----|-----------------|------------|----------------------|---------------|-------------|-------------| | 0 | GPIO0 | Yes | 0 | 0 | | | | 1 | GPIO0 Direction | Yes | 0 | 1 | | | | 2 | GPIO0 Data | Yes | 0 | 0 | | Output n/u | | 3 | GPIO1 | Yes | 0 | 0 | | | | 4 | GPIO1 Direction | Yes | 0 | 1 | | | | 5 | GPIO1 Data | Yes | 0 | 1/0 | TRST* | JTAG Output | | 6 | GPIO2 | Yes | 0 | 0 | | | | 7 | GPIO2 Direction | Yes | 0 | 1 | | | | 8 | GPIO2 Data | Yes | 0 | 0 | | Output n/u | | 9 | GPIO3 | Yes | 0 | 1 | | | | 10 | GPIO3 Direction | Yes | 0 | 1 | | | | 11 | GPIO3 Data | Yes | 0 | 1/0 | Flash_CS* | Output | | 12 | GPIO4 | Yes | 1 | 0 | | | | 13 | GPIO4 Direction | Yes | 0 | 1 | | | | 14 | GPIO4 Data | Yes | 0 | 1/0 | Flash_WE* | Output | | 15 | GPIO5 | Yes | 1 | 0 | | | | 16 | GPIO5 Direction | Yes | 0 | 1 | | | | 17 | GPIO5 Data | Yes | 0 | 1/0 | TDI | JTAG Output | | 18 | GPIO6 | Yes | 1 | 0 | | | | 19 | GPIO6 Direction | Yes | 0 | 1 | | | | 20 | GPIO6 Data | Yes | 0 | 1/0 | TMS | JTAG Output | | 21 | GPIO7 | Yes | 1 | 0 | | | | 22 | GPIO7 Direction | Yes | 0 | 1 | | | | Bit | Description | Read/Write | Value after<br>Reset | Initial value | Signal Name | I/O | |-------|-----------------|------------|----------------------|---------------|-------------|-------------| | 23 | GPIO7 Data | Yes | 0 | 1/0 | TCK | JTAG Output | | 24 | Reserved | Yes | 0 | 0 | | | | 25 | GPIO8 Direction | Yes | 0 | 0 | | | | 26 | GPIO8 Data | Yes | 0 | 1/0 | TDO | JTAG Input | | 27-31 | Reserved | Yes | 0h | 0h | | | Note: GPIO pins configured as output are driven only when the PCI9030 owns the local bus. - (\*) indicates low active signal - -(1/0) indicates high or low transaction Table27: JTAG signal description | Signal | Description | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRST* | JTAG TAP reset. When asserted low, the TAP controller is asynchronously forced to enter a reset state, which in turn asynchronously initializes other test logic. An unterminated trst_I produces the same result as if it were driven high. The TAP controller must be reset before the chip can function in normal operating mode. | | TMS | JTAG test mode select. Signal tms causes state transitions in the test access port (TAP) controller. An undriven tms has the same result as if it were driven high. | | TCK | JTAG boundary-scan clock controlling the JTAG logic. | | TDI | JTAG serial data in. Signal tdi is the serial input through which JTAG instructions and test data enter the JTAG interface. The new data on tdi is sampled on the rising edge of tck. An unterminated tdi produces the same result as if tdi were driven high. | | TD0 | JTAG serial data out. Signal tdo is the serial output through which test instructions and data from the test logic. | ### **PCI Interrupt Routing** The BIOS checks during the configuration phase of the boot process the bus structure and the addresses of the devices found. Based on these results it deduced the interrupt wiring and an swered the question, "to which interrupt line of w, x, y or z is a device connected to with its interrupt pin "A" (INTA) ("B", "C" or "D" if implemented). With this knowledge, the BIOS configures the interrupt router and defines the IRQ level of any device in the system. #### **Connection of PCI Devices to the INT-Lines** The following table indicates which PCI interrupt line out of "w, x, y and z" is connected to pin INTA of each PCI device. Table28: INTA wiring on "ETX-P1" and IPSO Host of the IPSO-19U | ET | X-P1 | I INT Rou | ting | (on module) | Circular INT Routing (on Host) | | | | | n Host) | | | | | |-------------|------|-----------------|------|-----------------------|--------------------------------|----|---------------|-------------------|--|---------------------------|--|----------------|--|------------------| | INT<br>line | | vice on<br>Bus1 | De | evice on Bus0 | INT<br>line | De | evice on Bus0 | Device on<br>Bus2 | | ce on Ruen Device on Rue3 | | Device on Bus3 | | evice on<br>Bus4 | | | | | 0 | Host-<br>Bridge→ Bus0 | w | | | 0 | | | | | | | | w | 0 | VGA | 1 | PCI-<br>Bridge→ Bus1 | x | | | 1 | | 0 | | | | | | z | 1 | | 2 | ETH | у | | | 2 | | 1 | | 0 | | | | w | 2 | | 3 | Audio | z | | | 3 | | 2 | | 1 | | | | | 3 | | 4 | | w | | | 4 | | 3 | | 2 | | | | | 4 | | 5 | | х | | | 5 | | 4 | | 3 | | | | ET | X-P1 | INT Rou | ting ( | (on module) | le) Circular INT Routing (on Host) | | | | | | | | | |-------------|------|-----------------|--------|---------------|------------------------------------|---|-----------------------------|-------------------|----------|----------------|----------------------|-------------------|-------------------| | INT<br>line | | vice on<br>Bus1 | De | evice on Bus0 | INT line Device on Bu | | evice on Bus0 | Device on<br>Bus2 | | Device on Bus3 | | Device on<br>Bus4 | | | | 5 | | 6 | | у | | | 6 | | 5 | PCI-<br>Bridge→ Bus4 | 4 | | | | 6 | | 7 | ISA-Bridge | z | | | 7 | | 6 | | 5 | | | | 7 | | | | w | 8 | Slot1: PCI-<br>Bridge→ Bus2 | 8 | | 7 | | 6 | | | | 8 | | | | x | 9 | Slot2: PCI–<br>Bridge→ Bus3 | 9 | | 8 | | 7 | | | | 9 | | | | у | Α | Slot3:free | Α | | 9 | | 8 | | | | Α | | | | z | В | Slot4:free | В | | Α | | 9 | | | | В | | С | | w | | | С | | В | | Α | | | | С | | D | | х | | | D | | С | Slot C: FCtrl2 | В | Slot H:<br>FCtrl7 | | | D | | Е | | у | | | Е | PCI-Slot | D | Slot B: FCtrl1 | С | Slot G:<br>FCtrl6 | | | Е | | F | | z | | | F | PCI-Slot | Е | Slot A: TCtrl | D | Slot F:<br>FCtrl5 | | | F | | 10 | IDE | w | | | | | F | Slot R: RCtrl | Е | Slot E:<br>FCtrl4 | | | | | 11 | | х | | | | | | | F | Slot D:<br>FCtrl3 | | | | | 12 | | у | | | | | | | | | | | | | 13 | | z | | | | | | | | | | | | | 14 | | w | | | | | | | | | ## Routing of the PCI INT-Lines to prioritized IRQs of the X86-architecture Table29: INT line assignment | | | | ETX on- | Routable, dependend on BIOS and equipment | | | | | | | |----------|-------|---------------------|---------------------|-------------------------------------------|-------------------------|------------------------|--|--|--|--| | Priority | | scaded<br>Introller | module de-<br>vices | ETX-P1; Phönix<br>BIOS | ETX-VE4; Phönix<br>BIOS | ETX-PM; Phönix<br>BIOS | | | | | | highest | IRQ 0 | | Timer | | | | | | | | | | IRQ 1 | | Keyboard | | | | | | | | | | | IRQ 8 | RTC | | | | | | | | | | | IRQ 9 | | PCI INTw: RCtrl, FCtrl4 | | | | | | | | | | IRQ 10 | ETH, VGA,<br>USB | PCI INTy: FCtrl1,<br>FCtrl6 | | | | | | | | | IRQ2 | IRQ 11 | | PCI INTz: TCtrl, FCtrl5 | | | | | | | | | | IRQ 12 | PS/2 Mouse | | | | | | | | | | | IRQ 13 | FPU | | | | | | | | | | | IRQ 14 | IDE1 | | | | | | | | | | | IRQ 15 | IDE2 | | | | | | | | | | IRQ 3 | | COM 2 | | | | | | | | | | IRQ 4 | | COM 1 | | | | | | | | | | IRQ 5 | | Audio | PCI INTx: FCtrl2,<br>FCtrl3, FCtrl7 | | | | | | | | | IRQ 6 | | Floppy | | | | | | | | | lowest | IRQ 7 | | Parallel Port | | | | | | | | ### 3. 3. System Management Bus (SMB) The System Management Bus (SMBus) is a two-wire interface through which various system component chips can communicate with each other and with the rest of the system. It is based on the principles of operation of I2C\*. #### **Function** The Winbond IC W83782D stimultaneously monitor following temperatures and voltages: - Temperature of ETX Module - Temperature between Power regulators (IPSO 19" Host only) - Temperature of Stratix (IPSO 19" Host only) - Temperature of ACQ DSPs (IPSO AQS Host only) - 3.3V, 5.0V, 5V SB,-5V,-12V,12V,VBat #### Structure #### **Devices** Each device that uses the System Management Bus has a unique address called the *Slave Address*. The following slave addresses are reserved by I2C specification and thus cannot be used by any devices of the devices on this particular interface: Table30: SMB Device identification - Slave Address | Slave Address Bits 7-1 | R/W bit Bit 0 | Description | |------------------------|---------------|-------------------------------------------| | 0000 000 | 0 | General Call Address | | 0000 000 | 1 | Start Byte | | 0000 001 | Х | CBUS Address | | 0000 010 | x | Address reserved for different bus format | | 0000 011 | Х | Reserved for future use | | 0000 1XX | Х | Reserved for future use | | 1111 0XX | Х | 10 Bit Slave addressing | | 1111 1XX | Х | Reserved for future use | In addition the following address are reserved for the System Management Bus: Table31: SMB reserved slave Address | Slave Address | Description | | | | |---------------|-----------------------------------------|--|--|--| | 0001 000 | SMB Host | | | | | 0001 100 | SMB Alert Response Address | | | | | 1100 001 | SMB Device Default Address | | | | | 0101 000 | reserved for Access.bus host | | | | | 0110 111 | reserved for Access.bus default address | | | | | 1001 1XX | Unrestricted address | | | | Table32: ETX-VE reserved SMB slave address | Slave Address Bits 7-1 | SMB Device | Description | |------------------------|---------------------------|---------------------------------------------------------| | 0001 001 | SMART_CHANGER | Not to be used with any SM Bus device except a charger | | 0001 010 | SMART_SELECTOR | Not to be used with any SM Bus device except a selector | | 0001 011 | SMART_BATTERY | Not to be used with any SM Bus device except a battery | | 1001 110 | Temperature Sensor (LM84) | Onboard temperature sensor. Do not connect off board. | | 1010 000 | SPD | SDRAM EEPROM | | 1101 001 | Clock generator | Do not use under any circumstances. | | 0101 101 | Reserved | Do not use | Table33: IPSO reserved SMB slave address | Slave Address Bits 7-0 | SMB Device | Description | | |------------------------|--------------|-----------------------------|--| | 00101 010 | IPSO WINBOND | Temperature/Voltage Control | | Table34: IPSO Winbond SMB first serial slave address | Slave Address 7-3 | Bit 2/Pin45 | Bit 1/Pin46 | Bit 0/Pin 47 | | |-------------------|-------------|-------------|--------------|--| | 00101 | 00101 0 | | 0 | | Note: The Winbond IC W83782D Pin 43 must be set to high. #### 3. 4. Reset and Power-ON There are 3 sources of reset functions with different effects: - The Power–ON/OFF button - The Reset button - The Warm-Reset-Bit in the HSR register ## **Reset Logic** Figure12: Effect of Reset Buttons Table35: Reset Functions | RESET Sources | DSP RESET Controls | | | | | |--------------------------------|----------------------|-----------------|------------|--|--| | | WARM RESET | DSP pin RESET=0 | PCI PRST=0 | | | | SW1: Power ON/OFF | | × | x<br>↓ | | | | SW2: Reset | | | x<br>↓ | | | | DSP PCI IO-Reg HDCR | ×<br>↓ | | | | | | | Controlled Functions | | | | | | Reset of PC-Module | | x | x | | | | Sample of DSP Config Pins | | x | | | | | DSP ConfigReg Reset | | | x | | | | DSP ConfigReg read from EEPROM | | | x | | | | Reset of DSP PCI IO-Reg | dependend on Bit# | | | | | | | WARM RESET | DSP pin RESET=0 | PCI PRST=0 | | | | | | |-----------------------------------|------------|-----------------|-------------------|--|--|--|--|--| | Controlled Functions | | | | | | | | | | Reset of DSP Memory mapped Reg | x | x | dependend on Bit# | | | | | | | DSP PCI FIFO Reset | (x)? | | x | | | | | | | DSP Core Reset | х | | | | | | | | | DSP Peripheral Logic Reset | х | | | | | | | | | DSP awaking from power down modes | х | | | | | | | | ## **Reset Timing** ## 3. 5. Engineering Design ## IPSO AQS Host, H12547 #### Form Figure 14: IPSO AQS Host and its connector locations ### **Ports** tty0/tty1 RS232 Interface ETH 10/100 Mbit Ethernet Interface USB USB 1.0; e.g. useable for Mouse and Keyboard Display Connector for Post Code Hex and LED devices AQS Adapt. Connector for the IPSO AQS Adapter Board (H12557) IDE Standard Interface to Hard Disks, if any. Hard Disks are non-mandatory options. Flash IDE Interface to to a Flash-HD, if any. Flash-HD is a non-mandatory option. LPT PC Standard Parallel port VGA PC Standard Interface for graphical monitors. A Monitor at IPSO is a non-mandatory option but neces- sary to check and modify the BIOS settings. Mouse/Keyb. PC Standard PS/2 Mouse and Keyboard Interfaces ATX Backpl. Connector with signal and power connections to the Power Supply and AQS devices behind the backplane. Aux.ATX PC Standard Power Supply Connector to be used by an external power supply in case of testing outside the rack. This header can also be connected to the same one at the backplane by a Standard ATX Extension Cable. #### **JTAG Structure** Table36: IPSO AQS Host, H12547 JTAG structure | JTAG connec- | Host JTAG Bridge U10 Address<br>0x0 | | RX JTAG Bridge<br>0x | _ | PCI Expansion ST26 Address<br>0x2 & 0x3 | | |--------------|-------------------------------------|------|----------------------|------|-----------------------------------------|------| | tor | IN | OUT | IN | OUT | IN | OUT | | ST20 | TDIB | TDOB | TDIB | TDOB | TDIB | TDOB | Figure 15: Pin count of the JTAG connectors Table37: IPSO AQS Host (H12547 ST20) JTAG connector befor the Bridge | Pin# | Signal | Pin # | Signal | | | | |------|-----------------|-------|----------------|--|--|--| | 1 | TRST* | 6 | JTAG Power +5V | | | | | 2 | Cable Detection | 7 | TMS | | | | | 3 | TDO | 8 | GND | | | | | 4 | GND | 9 | TCK | | | | | 5 | TDI | 10 | GND | | | | Table38: IPSO AQS Host (H12547 ST19) JTAG connector after the Bridge | Pin # | Signal | Pin# | Signal | |-------|-----------------|------|--------| | 1 | | 6 | GND | | 2 | Cable Detection | 7 | TMSL1 | | 3 | TDOL1 | 8 | GND | | 4 | GND | 9 | TCKL1 | | 5 | TDIL1 | 10 | GND | Table39: IPSO AQS Host, H12547 JTAG structure after the Bridge U10 | 10 | Time | JTAG Chain 1 | | JTAG Chain 2 | | JTAG Chain 3 | | |----|--------------------------------------------------------------------|--------------|-----|--------------|-----|--------------|------| | IC | Туре | IN | OUT | IN | OUT | IN | OUT | | | | Fr | ee | Fr | ee | | | | U2 | FC000200<br>MACH4A3-128/64-7YC<br>ISA Port 80 POST Code<br>Decoder | | | | | TDIL3 | TD3A | | 10 | <b>T</b> | JTAG Chain 1 | | JTAG Chain 2 | | JTAG Chain 3 | | |-----|-------------------------------|--------------|-----|--------------|-----|--------------|-------| | IC | Туре | IN | OUT | IN | OUT | IN | OUT | | U22 | PLX PCI9030-AA60BI | | | | | TD3A | TD3B | | U21 | Intel 21154 PCI/PCI<br>Bridge | | | | | TD3B | TD3C | | U32 | Intel 21154 PCI/PCI<br>Bridge | | | | | TD3C | TDOL3 | Table40: IPSO AQS Host, H12547 JTAG structure after the Bridge U8\_1 | IC | Time | JTAG Kette 1 | | JTAG Kette 2 | | JTAG Kette 3 | | |-------|-----------------------------|--------------|-----|--------------|----------|--------------|----------| | IC | Туре | IN | OUT | IN | OUT | IN | OUT | | | | Fr | rei | | | | | | U4_1 | DSP TMS6415T | | | Rx TDIL2 | RX TDOL2 | | | | U3_1 | IDT72V3670L6BB FIFO | | | | | Rx TDIL3 | Rx TD3A | | U11_1 | IDT72V3670L6BB FIFO | | | | | Rx TD3A | Rx TD3B | | U6_1 | EP1C6F256C7 FIFO Controller | | | | | Rx TD3B | Rx TD3C | | U1_1 | EPC2LC20PLCC EPROM<br>FPGA | | | | | Rx TD3C | Rx TDOL3 | #### **Power** Table41: Power requirements of IPSO AQS Host, H12547 | Part-No. | Assembly | | +5 VSB | Σ +5 V | +3,3 V | +12 V | -12 V | analog<br>+5V | |----------|---------------|-------------------|--------|--------|--------|-------|-------|---------------| | H12547 | IPSO AQS Host | ETX VIA<br>400Mhz | 1,5A | 2,5 A | 1,6 A | 0,1 A | 0,1 A | | | H12547 | IPSO AQS Host | ETX PM<br>800Mhz | 1,66A | 2,8 A | 1,6 A | 0,1 A | 0,1 A | | ## 3. 6. Connectors and Pin Allocation #### **PC Standard Interface Connectors** Figure 16: Location of the tty, ETH and USB ports at the IPSO AQS Unit ## tty0 and tty1 ports (RS232) Table42: RS232 signals of ports tty0 and tty1, male | RS232 port tty0/tty1 | | | | | | | | |-----------------------|------|---|------|--|--|--|--| | Pin Signal Pin Signal | | | | | | | | | 1 | DCD1 | 2 | DSR1 | | | | | | 3 | RXD1 | 4 | RTS1 | | | | | 51 | | RS232 port tty0/tty1 | | | | | | | | |-----|----------------------|-----|--------|--|--|--|--|--| | Pin | Signal | Pin | Signal | | | | | | | 5 | TXD1 | 6 | CTS1 | | | | | | | 7 | DTR1 | 8 | RI1 | | | | | | | 9 | GND | | | | | | | | #### **Combined Ethernet and USB Port connector** Top view at pinout ETH 6 00000 USB1 00000 USB0 00000 Table43: Ethernet Port | | Ethernet Port Connector | | | | | | | |---------------------------|-------------------------|---|------|--|--|--|--| | Pin # Signal Pin # Signal | | | | | | | | | 1 | | 2 | TxD+ | | | | | | 3 | TxD- | 4 | RxD+ | | | | | | 5 | RxD- | 6 | | | | | | Table44: USB Connectors Signal Assignment | USB Port 0 connector | | | USB Port 1 connector | | | | | |----------------------|----------|-----|----------------------|-----|----------|-----|----------| | Pin | Signal | Pin | Signal | Pin | Signal | Pin | Signal | | 1 | VCC_USB0 | 2 | USB0- | 1 | VCC_USB1 | 2 | USB1- | | 3 | USB0+ | 4 | GND_USB0 | 3 | USB1+ | 4 | GND_USB1 | #### **Keyboard, Mouse connectors (PS/2)** The location of these connectors is inside the IPSO case. Attaching a cable to them at the front panel is not possible. The IPSO AQS has to be pulled out of the rack and supplied with power by a standard ATX extension cable. Table45: Signal Assignment of the Keyboard and Mouse Connectors, female | Keyboard connector B | | | Mouse connector A | | | | | |----------------------|--------|-----|-------------------|-----|--------|-----|--------| | Pin | Signal | Pin | Signal | Pin | Signal | Pin | Signal | | 1 | KB_DAT | 2 | | 1 | MS_DAT | 2 | | | 3 | GND | 5 | VCC_KB | 3 | GND | 5 | VCC_KB | | 6 | KB_CLK | 8 | | 6 | MS_CLK | 8 | | Front view #### Connectors of Parallel Port (LPT) and Analog Video output (VGA) The location of these connectors is inside the IPSO case. Attaching a cable to them at the front panel is not possible. The IPSO AQS has to be pulled out of the rack and supplied with power by a standard ATX extension cable. Figure 17: Parallel port and VGA connector, both female VGA Table46: Pin Assignment of Parallel Port and VGA Port | | Parallel Port Connector | | | | Analog Video (VGA) Port Connector | | | | | |------|-------------------------|------|--------|--|-----------------------------------|---------|------|--------------|--| | Pin# | Signal | Pin# | Signal | | Pin# | Signal | Pin# | Signal | | | 1 | STB# | 2 | AFD# | | 1 | ROUT | 2 | GOUT | | | 3 | PA0 | 4 | ERR# | | 3 | BOUT | 4 | CK_DDC_OUT | | | 5 | PA1 | 6 | INIT# | | 5 | GND | 6 | Shield | | | 7 | PA2 | 8 | SLIN# | | 7 | Shield | 8 | Shield | | | 9 | PA3 | 10 | GND | | 9 | DDC_PWR | 10 | GND | | | 11 | PPA4 | 12 | GND | | 11 | | 12 | DDC_DATA_OUT | | | 13 | PPA5 | 14 | GND | | 13 | HSYNC | 14 | VSYNC | | | 15 | PPA6 | 16 | GND | | | | | | | | 17 | PPA7 | 18 | GND | | | | | | | | 19 | ACK# | 20 | GND | | | | | | | | 21 | BUSY# | 22 | GND | | | | | | | | 23 | PE# | 24 | GND | | | | | | | | 25 | SLCT# | 26 | GND | | | | | | | #### **IDE1, IDE2 connectors** The location of these connectors is inside the IPSO case. Attaching a cable to them at the front panel is not possible. The IPSO AQS has to be pulled out of the rack and supplied with power by a standard ATX extension cable. The Flash Disc connector is connected in the same way to the signals of Secondary IDE2. Its pin distance is 2mm instead of 0.1 inch. Figure 18: Pin count of the IDE connectors Table47: Signal Assignment of IDE Connectors | | Primary IDE | 1 connect | or | Secondary IDE2/Flash IDE connector | | | onnector | |-----|-------------|-----------|----------|------------------------------------|---------|-----|----------| | Pin | Signal | Pin | Signal | Pin | Signal | Pin | Signal | | 1 | HDRST# | 2 | GND | 1 | HDRST# | 2 | GND | | 3 | PIDE_D7 | 4 | PIDE_D8 | 3 | SIDE_D7 | 4 | SIDE_D8 | | 5 | PIDE_D6 | 6 | PIDE_D9 | 5 | SIDE_D6 | 6 | SIDE_D9 | | 7 | PIDE_D5 | 8 | PIDE_D10 | 7 | SIDE_D5 | 8 | SIDE_D10 | | 9 | PIDE_D4 | 10 | PIDE_D11 | 9 | SIDE_D4 | 10 | SIDE_D11 | | 11 | PIDE_D3 | 12 | PIDE_D12 | 11 | SIDE_D3 | 12 | SIDE_D12 | | 13 | PIDE_D2 | 14 | PIDE_D13 | 13 | SIDE_D2 | 14 | SIDE_D13 | | 15 | PIDE_D1 | 16 | PIDE_D14 | 15 | SIDE_D1 | 16 | SIDE_D14 | | 17 | PIDE_D0 | 18 | PIDE_D15 | 17 | SIDE_D0 | 18 | SIDE_D15 | | | Primary IDE1 connector | | | | Secondary IDE2/Flash IDE connector | | | | |-----|------------------------|-----|-----------|-----|------------------------------------|-----|------------------|--| | Pin | Signal | Pin | Signal | Pin | Signal | Pin | Signal | | | 19 | GND | 20 | | 19 | GND | 20 | | | | 21 | PIDE_DRQ | 22 | GND | 21 | SIDE_DRQ | 22 | GND | | | 23 | PIDE_IOW# | 24 | GND | 23 | SIDE_IOW# | 24 | GND | | | 25 | PIDE_IOR# | 26 | GND | 25 | SIDE_IOR# | 26 | GND | | | 27 | PIDE_RDY | 28 | | 27 | SIDE_RDY | 28 | | | | 29 | PIDE_AK# | 30 | GND | 29 | SIDE_AK# | 30 | GND | | | 31 | PIDE_INTR | 32 | | 31 | SIDE_INTR | 32 | | | | 33 | PIDE_A1 | 34 | | 33 | SIDE_A1 | 34 | | | | 35 | PIDE_A0 | 36 | PIDE_A2 | 35 | SIDE_A0 | 36 | SIDE_A2 | | | 37 | PIDE_CS1# | 38 | PIDE_CS3# | 37 | SIDE_CS1# | 38 | SIDE_CS3# | | | 39 | PK5V | 40 | GND | 39 | SK5V | 40 | GND | | | | | | | 41 | VCC (Flash only) | 42 | VCC (Flash only) | | | | | | | 43 | GND (Flash only) | 44 | | | # ATX Power connector Figure 19: ATX Power connector Table48: ATX Power Supply Signal Assignment | Pin # | Signal | Pin# | Signal | |-------|--------|------|--------| | 1 | 3,3V | 11 | 3,3V | | 2 | 3,3V | 12 | -12V | | 3 | СОМ | 13 | COM | | 4 | 5V | 14 | PS-ON | | 5 | СОМ | 15 | COM | | 6 | 5V | 16 | COM | | 7 | СОМ | 17 | COM | | 8 | PW-OK | 18 | -5V | | 9 | 5VSB | 19 | 5V | | 10 | 12V | 20 | 5V | #### **IPSO Power Test connector** Figure 20: Power Test Connector Table49: Power Test Connector ST5 Signal Assignment (IPSO 19" only) | Pin # | Signal | Signal Pin # | | |-------|--------|--------------|-------| | 1 | +12V | 14 | -12V | | 2 | +5.0V | 15 | -5.0V | | Pin# | Signal | Pin# | Signal | |------|--------|------|-----------| | 3 | +3.3V | 16 | +3.3_DV | | 4 | +1.5V | 17 | +1.5_SV | | 5 | 1.4_DV | 18 | +1.4_D_SV | | 6 | +2.5V | 19 | GND | | 7 | GND | 20 | VCC_M | | 8 | +12_MV | 21 | -12_MV | | 9 | +5SBV | 22 | -5.0_MV | | 10 | GND | 23 | GND | | 11 | +USBPW | 24 | +USBPW1 | | 12 | | 25 | | | 13 | GND | 26 | GND | # 4. Controller IPSO-Tx #### Versions | Location | Name | Part# | EC# | FW# | Increments | Software Req. | |----------|-------------------------------------------------------|--------|-----|-----|------------------------|---------------| | IPSO AQS | IPSO AQS ACQ<br>5 TxController, 16MB,<br>TMS320C6415 | H12549 | 00 | | 16-MB,<br>TMS320C6415 | | | IPSO AQS | IPSO AQS ACQ<br>5 TxController, 128MB,<br>TMS320C6455 | Hxxxxx | 00 | | 128-MB,<br>TMS320C6455 | | #### Concerned Part# 86868 LVDS Cable, 1m #### **Features** - The TxController can be configurated by software to fulfill one of three different tasks in the system: - -as F-Controller (FCtrl) generating the frequency parameter stream - -as G-Controller (GCtrl) generating the Gradient stream and - -as T-Controller (TCtrl) generating the RCP stream - Each TxController outputs a stream of 48-bit words at a clock rate of 80 MHz per word - Transferral of a complete set of frequency parameters requires two words. - The time resolution of parameter switching in any combination of Frequency, Phase, Amplitude is 12.5 nsec. - The minimal duration of any combination of parameters is 25 nsec. - Gradient channels require one word per gradient. - The maximal number of addresses for different gradients (the max. number of gradient channels) is 1k. - A constant time delay between the outputs of the different TxControllers may be adjusted to any number of 80MHz clock cycles up to 2<sup>29</sup>x12.5nsec - The timing of each TxController is controlled by its part of a sequencer. - The sequencer parts of all TxControllers and their means of communication (AQ-Bus) are accommodated in one piece of silicon which is known as "The Sequencer". ## **Operation** The controller consists of a DSP with memory, FIFO, output logic and interfaces to the system bus and the Sequencer. The DSP gets its code from the Host Controller, generates the parameter sequences and writes them into the FIFO. Its most important task is to keep the FIFO full. The Sequencer (once started) reads the words out of the FIFOs of all controllers, realizes the defined timing in each channel and controls the outputs. The global functions of the Sequencer (e.g. START, STOP, SUSPEND, RESUME and so on) are part of the Sequencer logic of the T-Controller. Therefore a T-Controller has to be in the system to carry out any type of acquisition. #### Architecture Figure 21: The TxController as T-, F- and G-Controller # 4. 1. Structure of Output Data According to the respective task of the TxController (as F-Controller, G-Controller or T-Controller), the bits of the 64-bit FIFO words are combined in a different way and bear different information. In case of the T-controller, some of the FIFO bits control the RCP outputs at the Coax-Connectors. #### 4. 1. 1. F-Controller In the F-controller, a FIFO data set consists of two 64-bit words A+B. The bits 1 to 33 of the A word hold the control and delay information of that channel needed by the "Sequencer". The remaining bits of both words contain the control information for the "SGU". These 96 bits are multiplexed to two 48-bit words which are transmitted back-to-back through the LVDS interface to the "SGU". #### FIFO Word Structure Table50: Word A in the FIFO of F-Controller (64Bit DSP → FIFO FORMAT) | Bit | 64 | | 55 | 54 | 53 | | 38 | 37 | 36 | 35 | 34 | 33 | 32 | | 2 | 1 | |--------|----|-------------------------|----|------------|----|------------------------|----|----|-----|----|----|-----|----|---------------------------------|---|---| | Field | Re | egister_Data RE<br>9::0 | EG | SH_<br>VAL | A | mplitude SHAP<br>15::0 | Е | | fre | ее | | OUT | S | Sequencer Con-<br>trol+Duration | • | Α | | Number | | 10 | | 1 | | 16 | | | 4 | 1 | | 1 | | 31 | | 1 | Table51: Word B in the FIFO of F-Controller (64Bit DSP → FIFO FORMAT) | Bit | 64 | 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | | 39 | 38 | 37 | 36 | 35 | | 2 | 1 | |--------|----|----------------|-------------|------------|-----------|----|--------------|-----|------------|----|----|----------|----|-----|-------|------|----|----------|-----|---| | Field | | G_<br>AL<br>:0 | PLS<br>gate | PA<br>gate | A<br>gate | | CO_s<br>2::0 | sel | PH_<br>L 1 | _ | Pi | HASE 15: | :0 | F_\ | VAL 2 | 2::0 | F_ | DATA 33: | ::0 | В | | Number | 2 | 2 | | 3 | | | 3 | | 2 | ) | | 16 | | | 3 | | | 34 | | 1 | # **LVDS Word Structure** Table52: Wort A at LVDS-Interface (Transfer FCTRL to SGU) | Bit | 48 | 47 | 46 | 45 | 44 | 43 | 42 | | 33 | 32 | | 17 | 16 | | 1 | |--------|-----|-----|-----|-----|----|----|----|----------|----|----|-----------|----|----|-----------|---| | Field | PAR | SYN | WID | PLS | PA | Α | | REG 9::0 | | Р | HASE 15:: | 0 | S | HAPE 15:: | 0 | | Number | 1 | 1 | 1 | | 3 | | | 10 | | | 16 | | | 16 | | # Table53: Wort B at LVDS-Interface (Transfer FCTRL to SGU) | Bit | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | | 1 | |--------|-----|-----|-----|-----|-----|------|-----------|------------|----|-------|-----|----|-----------|------------|-----|---------|------| | Field | PAR | SYN | WID | NCC | SEL | 2::0 | REG<br>1: | _VAL<br>:0 | F_ | VAL 2 | ::0 | _ | VAL<br>:0 | SH_<br>VAL | F_[ | DATA 33 | 3::0 | | Number | 1 | 1 | 1 | | 3 | | 2 | 2 | | 3 | | 2 | 2 | 1 | | 34 | | # Table54: Bit Fields of the F-Controller Output Word | Field | Value | Description | |--------------|-------|-------------------------------------------------------------------------| | F_DATA 33::0 | | 34 Bit Frequency information | | SHAPE 15::0 | | 16 Bit Amplitude information | | PHASE 15::0 | | 16 Bit Phase information | | REG 9::0 | | 10 Bit Register data | | PLS, PA, A | | 3 Bit Gate information | | SH_VAL | | 1 Validbit of Amplitude information | | PH_VAL 1:0 | | 2 Validbit of Phase information | | F_VAL 2:0 | | 3 Validbit of Frequency | | REG_VAL 1::0 | | 2 Validbit of Register data | | NCO_SEL 2::0 | | 3 Select bits | | WORD_ID(WID) | | Bit 46 in each Wort | | | 0 | Word A | | | 1 | Word B | | SYNCHRO | | Reflects the current state of the 20-MHz reference clock at transmitter | | PARITY | | The even parity bit, created from Bit 1 to 46 | #### **Idle State** The LVDS interface is continuously sending. In the idle state (if no valid words have to be transmitted) the interface sends repeatedly the default word "0x200000000007" | Bit | 48 | 47 | 46 | 45 | 44 | 43 | 42 | | 33 | 32 | | 17 | 16 | | 1 | |-------|-----|-----|-----|----|----|------|---------|---------|--------|-----------|---------|---------|---------|---|---| | Field | PAR | SYN | WID | | | | | Default | Word o | f the Idl | e State | | | | | | Value | 0 | х | 1 | | C | 0000 | 000 000 | 0000 | 0000 | 000 000 | 0000 | 0000 00 | 000 011 | I | | # 4. 1. 2. G-Controller In the G-controller, a FIFO data set can consists of two or more 64-bit words A+B1+B2+.... The bits 1 to 33 of the A word hold the control and delay information of that channel needed by the "Sequencer". The remaining B words contain the Gradient-Data which are multiplexed to the 48-bit Gradient Words and transmitted through the LVDS interface to the Gradient Amplifier. Either Gradient words contain a NG bit (!NG=0) and no data (!VALID=1) or data (!VALID=0) and no NG (!NG=1). The word with the NG bit sets the time at which all the Gradient Data, transferred since the previous NG, will be active. #### **FIFO Word Structure** Table55: A-Wort at FIFO output | Bit | 64 | | 35 | 34 | 33 | 32 | | 2 | 1 | |--------|----|----------|----|----|-----|----|----------------------------|---|-----| | Field | | reserved | | NG | OUT | | Sequencer Control+Duration | | A/B | | Number | | 30 | | 1 | 1 | | 31 | | 1 | Table56: B-Wort at FIFO output | Bit | 6<br>4 | | 4<br>8 | 47 | | 4 | 4 | | 3 | 37 | | 2 | 2 | | 1<br>8 | 1<br>7 | | 6 | 5 | 4 | 3 | 2 | 1 | |--------|--------|------|--------|------------|------|---|------|-------------|-----|-----|-----|------|---------------|---|--------|--------|-------|-----|----------|---|------|-------|-----| | Field | res | serv | ed | MSB<br>ADD | <9:: | | ddre | ess<br>D<5: | :0> | MSB | DAT | A <1 | Data<br>19::0 | | | | ta (r | es) | re<br>gr | | LAST | VALID | A/B | | Number | | 17 | | | 4 | | | 6 | | | 16 | | | 4 | | | 12 | | 1 | 1 | 1 | 1 | 1 | #### **LVDS Word Structure** Table57: Gradient Word at LVDS interface, 48 Bit, 80 MHz | Bit | 48 | 47 | | 44 | 43 | | 38 | 37 | | 22 | 21 | | 18 | 17 | | 6 | 5 | 4 | 3 | 2 | 1 | |--------|---------------|---------|--------------------|----|-------|----|-----|---------|----|-------|--------|----|----|----|---------|-----|-----|-----|------|------|-----| | Field | P<br><b>A</b> | MS<br>B | | Α | ddres | ss | | MS<br>B | | | Data | | | Da | ata (re | es) | (re | es) | !LAS | !VAL | !NG | | 11010 | R | AD | DD<9::6> ADD<5::0> | | | | :0> | | D | ATA < | <19::0 | )> | | | gnd | | gı | nd | Т | ID | | | Number | 1 | | 4 | | | 6 | | | 16 | | | 4 | | | 12 | | 1 | 1 | 1 | 1 | 1 | Table58: Bit Fields of the G-Controller Words | Field | Value | Description | |-------|-------|-------------| | A/B | | Word ID | | | 0 | A–Word | | Field | Value | Description | |--------|-------|----------------------------------------------------------------------------------------------------------------------------| | | 1 | B-Word | | OUT | | Sequencer Information | | | 1 | Means that the following B words contain data which has to be transferred via the LVDS (NG=1 or Valid=1) | | | | OUT is high active | | | 0 | No transmit of A or B content via LVDS; only bit 1 to 33 of A word contain valid information | | !NG | | Next-Gradient-Bit, High-Active in FIFO, Low-Active at LVDS-Interface | | | 0 | This A word generates a Gradient word which contains NG only, no data (!VALID=1). | | | 1 | This word must contain !VALID=0 and Gradient data | | !VALID | | Gradient Data Valid-Bit; High-Active in FIFO, Low-Active at LVDS-Interface | | | 0 | This word contains Gradient data and no "Next Gradient"; !NG=0 in the same word would be a fatal error. | | | 1 | No Gradient data in this Word | | PAR | | Parity bit; Even Parity of Bit1 to 47 | | !LAST | 0 | Indicates the last word of the Gradient data set with !NG=0 or !VALID=0; High-Active in FIFO, Low-Active at LVDS-Interface | #### **Idle State** The LVDS interface is continuously sending. In the idle state (if no valid words have to be transmitted) the interface sends repeatedly the default word "0x200000000007" with Valid and NG not active. | Bit | 48 | 47 | 46 | 45 | 44 | 43 | 42 | | 33 | 32 | | 17 | 16 | | 1 | |-------|-----|-----|-----|-------------------------------------------|----|----|----|--|----|----|--|----|----|--|---| | Field | PAR | SYN | WID | Default Word of the Idle State | | | | | | | | | | | | | Value | 0 | х | 1 | 0 0000 0000 0000 0000 0000 0000 0000 0000 | | | | | | | | | | | | # 4. 1. 3. T-Controller In the T-controller, a FIFO data set consists of two 64-bit words A+B. The bits 1 to 33 of the A word hold the control and delay information of that channel needed by the "Sequencer". The remaining bits of both words contain the control information for the RCP signals. These 67 bits of "setnmr 0, 3 and 4" are connected to the Coax-Outputs and gain control at the same time # **FIFO Word Structure** Table59: FIFO A-Word | Bit | 64 | 63 | 62 | 61 | 60 | 59 | 58 | 57 | | 36 | 35 | 34 | 33 | 32 | | 2 | 1 | |--------|----|-----|----|----|-----------------|----|-----------------|----|-----|----|-----|----|-----|----|------------------------------|---|-----| | Field | | res | | | etnm:<br>4,33,3 | | setnmr4<br>(31) | | res | | fre | ее | OUT | Se | equencer Control<br>Duration | + | A/B | | Number | | | ( | 3 | | | 1 | | 22 | | 2 | 2 | 1 | | 31 | | 1 | Table60: FIFO B-Word | Bit | 64 | | 34 | 33 | | 2 | 1 | |--------|-----------------|--|----|-----------------|--|---|---| | Field | setnmr4 (30,,0) | | | setnmr3 (31,,0) | | | | | Number | 31 | | | 32 | | | | Table61: Control Fields of the T-Controller FIFO Words | Field | Value | Description | |-------|-------|-----------------------------------------------------------------------------------------------------------------| | A/B | | Word ID | | | 0 | A–Word | | | 1 | B-Word | | OUT | | Sequencer Information | | | 1 | Means that the RCP outputs will be updated with the state of the setnmr-bits (OUT is "High"-Active in the FIFO) | | | 0 | No update of the RCP outputs | #### 4. 2. Software Interface All resources of the TxController except the FIFO can be accessed by the software running local on the DSP or by the software that runs on the Host–Controller via the PCI bus. Due to the 32–bit interface of the PCI bus the FIFO is accessible only by the DSP. Both address rooms (DSP+Host-Controller) are spanned by 32-bit addresses. An address window into the address room of each DSP is arranged in the address room of the Host-Controller. The arrangement of these windows is defined by the PCI base register and the DSP-Page register of each DSP. ## 4. 2. 1. PCI Addresses The content of the Base-register (<Base>) is defined by the BIOS of the Host-Controller. The content of the DSPP-Registers (<DSPP>) defines the software running on the Host-Controller. The DSPP-Register is accessible via the Nonprefetchable-Range. Table62: Relation between PCI-Addresses and local addresses | | 4 MByte Prefet | chable Range | 8 MByte Nonprefetchable Range | | | |---------------|-----------------|--------------|-------------------------------|-------------|--| | | Bit [31::22] | Bit [21::0] | Bit [31::23] | Bit [22::0] | | | PCI Address | <base0></base0> | 4D [04 0] | <base1></base1> | 45 700 01 | | | Local Address | <dspp></dspp> | AD [21::0] | 0000 0001 1 | AD [22::0] | | ## 4. 2. 2. Local Address Layout Table63: Memory Map of the DSP 6415 | Local Hex Address Range | Block Size<br>(Bytes) | Bus | Data Bus<br>Width (By-<br>tes) | Description | Utilization | |-------------------------|-----------------------|----------|--------------------------------|---------------------------|-------------| | 000x xxxx | 1M | Internal | 8 | Onchip RAM | | | 0180 0000 – 0183 FFFF | 256K | Internal | | EMIFA Config. Register | | | 0184 0000 – 0187 FFFF | 256K | Internal | | L2 Cache Config. Register | | | | | | | | | | 0194 0000 – 0197 FFFF | 256K | | | Timer 0 Register | | | 0198 0000 – 019B FFFF | 256K | | | Timer 1 Register | | | 019C 0000 - 019F FFFF | 256K | | | Interrupt Select Register | | | Block Size<br>(Bytes) | Bus | Data Bus<br>Width (By-<br>tes) | Description | Utilization | |-----------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 256K | | | Enhanced DMA Register | | | | | | | | | 256K | Internal | | EMIFB Config. Register | | | 256K | Internal | | Timer 2 Register | | | 256K | Internal | | GPIO Register | | | | | | | | | 256K | | | PCI Register | | | | | | | | | 64M | EMIFB CE0 | 2 | External RAM | Register | | 64M | EMIFB CE1 | 2 | External RAM | Register | | 64M | EMIFB CE2 | 2 | External RAM | BIS Flash<br>Prom | | 64M | EMIFB CE3 | 2 | External RAM | | | | | | | | | 256M | EMIFA CE0 | 8 | External RAM | RAM | | 256M | EMIFA CE1 | 8 | External RAM | FIFO 16Kx64 | | 256M | EMIFA CE2 | 8 | External RAM | | | 256M | EMIFA CE3 | 8 | External RAM | | | | (Bytes) 256K 256K 256K 256K 256K 256K 64M 64M 64M 64M 256M 256M | (Bytes) Bus 256K Internal 256K Internal 256K Internal 256K Internal 256K Internal 256K EMIFB CE0 64M EMIFB CE1 64M EMIFB CE2 64M EMIFB CE3 256M EMIFA CE0 256M EMIFA CE1 256M EMIFA CE2 | Block Size (Bytes) Bus Width (Bytes) 256K Internal 256K Internal 256K Internal 256K Internal 256K Internal 256K EMIFB CE0 64M EMIFB CE1 2 64M EMIFB CE2 2 64M EMIFB CE3 2 256M EMIFA CE0 8 256M EMIFA CE1 8 256M EMIFA CE2 8 | Block Size (Bytes) Bus Width (Bytes) Enhanced DMA Register 256K Enhanced DMA Register EMIFB Config. Register 256K Internal Timer 2 Register GPIO Register 256K PCI Register 64M EMIFB CE0 2 External RAM 64M EMIFB CE1 2 External RAM 64M EMIFB CE2 2 External RAM 64M EMIFB CE3 EMIFA CE0 8 External RAM 256M EMIFA CE1 8 External RAM | # 4. 2. 3. Content of the DSP Configuration Registers Table64: EMIFA Configuration Register | ocal Hex Ad-<br>dress Acronym | | Value | Description | | | | | |-------------------------------|--------|------------|-----------------------------------|--|--|--|--| | 1800048 | CE0SEC | 00000042 | EMIFA CE0 Space Secondary Control | | | | | | 1800044 | CE1SEC | | EMIFA CE1 Space Secondary Control | | | | | | | | 00000060 | TxController with 2 MByte SRAM | | | | | | | | 00000064 | TxController with 16 MByte SDRAM | | | | | | 1800050 | CE2SEC | unmodified | EMIFA CE2 Space Secondary Control | | | | | | 1800054 | CE3SEC | unmodified | EMIFA CE3 Space Secondary Control | | | | | | 1800000 | GBLCTL | | EMIFA global Control | | | | | | | | 00012024 | TxController with 2 MByte SRAM | | | | | | | | 00010034 | TxController with 16 MByte SDRAM | | | | | | 1800008 | CE0CTL | | EMIFA CE0 Space Control | | | | | | | | FFFFFE3 | TxController with 2 MByte SRAM | | | | | | | | FFFFFFD3 | TxController with 16 MByte SDRAM | | | | | | 1800004 | CE1CTL | FFFFFE3 | EMIFA CE1 Space Control | | | | | | 1800010 | CE2CTL | FFFFFB3 | EMIFA CE2 Space Control | | | | | | 1800014 | CE3CTL | FFFFFB3 | EMIFA CE3 Space Control | | | | | | 1800018 | SDCTL | | EMIFA SDRAM Control | | | | | | | | 0248f000 | TxController with 2 MByte SRAM | | | | | | | | 47228000 | TxController with 16 MByte SDRAM | | | | | | 180001C | SDTIM | | EMIFA SDRAM Refresh Control | | | | | | Local Hex Ad-<br>dress | Acronym | Value | Description | |------------------------|---------|----------|----------------------------------| | | | 00000000 | TxController with 2 MByte SRAM | | | | 0000094C | TxController with 16 MByte SDRAM | | 1800020 | SDEXT | | EMIFA SDRAM Extension | | | | 00175F3F | TxController with 2 MByte SRAM | | | | 0005052B | TxController with 16 MByte SDRAM | Table65: EMIFB Configuration Register | Local Hex Ad-<br>dress | Acronym | Value | Description | |------------------------|---------|----------|-----------------------------------------| | 1A80000 | GLBCTL | 00012024 | EMIFB global Control | | 1A80008 | CE0CTL | 5055C11D | EMIFB CE0 Space Control, Register | | 1A80004 | CE1CTL | | EMIFB CE1 Space Control, Register | | | | 5055C11D | on TCTRL | | | | FFFFFBF | on FCTRL and GCTRL | | 1A80010 | CE2CTL | 2A22E80A | EMIFB CE2 Space Control, BIS Flash Prom | | 1A80014 | CE3CTL | FFFFFBF | EMIFB CE3 Space Control, not used | All EMIF Memory Mapped Register which are not mentioned are filled at Power-up with a default value. Therefor they have no meaning with respect to the configuration of the TxController. Table66: GPIO Configuration Register | Local Hex Ad-<br>dress | Acronym | Value | used as | Description | |------------------------|---------|-------|------------------------------------------------------------------------------|--------------------------------------------------------------| | 01B00000 | GPEN | 0x1FF | | GPIO Bit Enable; Usage of the<br>GPIO Pin GP0,,GP8 as IO Pin | | 01B00004 | GPDIR | 0xE | | Direction of GPIO Pins adjusted as: | | | | 0 | SGU Status "Ask me", | GP0 Input on TCTRL, not applied on F- and GCTRL | | | | _ | not applied | GP1 Output | | | | _ | not applied | GP2 Output | | | | _ | not applied | GP3 Output | | | | 1 + 0 | DSP EXT_INT4 Sequencer Error Interrupt | GP4 Input | | | | 1 + 0 | DSP EXT_INT5 Emergency Stop Interrupt | GP5 Input | | | | 1 + 0 | DSP EXT_INT6 FIFO allmost<br>empty, the FIFO contains less<br>than 33 words | GP6 Input | | | | 1 + 0 | DSP EXT_INT7 FIFO allmost full,<br>the FIFO can accept less than 31<br>words | GP7 Input | | | | 0 | Emergency Stop active | GP8 Input on TCTRL, not applied on FCTRL and GCTRL | | 01B00008 | GPVAL | 0xFF | | GPIO Value Register, Output<br>Value of GPIO | # 4. 2. 4. Memory at EMIFA Table67: Type of external Memories used on the TxControllers | Local Hex Ad-<br>dress | Size<br>[MByte] | Word<br>[Byte] | Туре | Bandwidth<br>[MByte/s] | Type of Controller | Identification | |--------------------------|-----------------|----------------|-------|------------------------|-----------------------------|----------------------------------------------| | 8000 0000 -<br>801F FFFF | 2 | 8 Byte | SRAM | 1280 | TxCtrl H12538 | imbf=FFFF or 0000 and slot_brdv=XFXX or X0XX | | 8000 0000 -<br>80FF FFFF | 16 | 8 Byte | SDRAM | 1280 | TxCtrl H12538F1<br>H12538F2 | imbf=FFFF or 0000 and slot_brdv=X1XX | | | | | | | AQS-ACQ H12549 | imbf=0001 and<br>t_brdv=0000 | # 4. 2. 5. FIFO at EMIFA The FIFO is filled by the DSP using the signal CE1 and address "0x9xxx xxx". Its content is read by the Sequencer. Table68: Type of FIFOs used on the TxControllers | Local Hex Ad-<br>dress | Size<br>[Kbyte] | Word<br>[Byte] | Туре | Bandwidth<br>[MByte/s] | Type of Controller | Identification | |------------------------|-----------------|----------------|------|------------------------|-----------------------------|------------------------| | 9xxx xxxx | 128 | 8 Byte | | 1280 | TxCtrl H12538 | slot_brdv=XFXX or X0XX | | | | | | | TxCtrl H12538F1<br>H12538F2 | slot_brdv=X1XX | | | | | | | AQS-ACQ H12549 | t_brdv=0000 | # 4. 2. 6. Flash Prom at the EMIFB Bus EMIF bus properties accessing the BIS Flash Prom: Bus width: 2 Byte, data bit 7,...,0 implemented, data bit 15,...,8 not implemented; therefor the Prom occupied the double address room. Cycle operation: synchronal Cycle duration ca. 85 sneak for the write cycle and 270 nsec for the read cycle. Table69: Type of Flash Proms used on the TxControllers | Local Hex Address | Size<br>[KByte] | Word<br>[Byte] | Туре | Type of Controller | Identification | |--------------------------------------------|-----------------|----------------|------|-----------------------------|------------------------| | 6800 0000 - 6801 FFFF | 64 | 1 Byte | | TxCtrl H12538 | slot_brdv=XFXX or X0XX | | | | | | TxCtrl H12538F1<br>H12538F2 | slot_brdv=X1XX | | 6800 0000 - 6801 FFFF at T-Controller only | 64 | 1 Byte | | AQS-ACQ H12549 | t_brdv=0000 | # 4. 2. 7. Registers at the EMIFB Bus All registers of the TxController itself and its registers inside the Sequencer are serviced via the EMIFB with following properties: Bus width: 2 Byte, data bit 15,...,0 Cycle operation: Asynchron, ready controlled Cycle duration About 144 nsec for the write cycle and 120 nsec for the read cycle # Address Layout on EMIFB space CE0: Common Control Register Table70: Ctrl. Regs. common on F-, G- and T-Controller, EMIFB, space CE0 | Acronyms | Local<br>Address | Function | Mode<br>R/W | Bit | |-----------|------------------|---------------------------------------|-------------|-------| | rtrig | 60000000 | External Trigger and FIFO Output | R | 15–0 | | mflag | 60000004 | Flag Register (LFLG, FFLG, MFLG) | W | 2-0 | | fifores | 6000008 | FIFO Reset Control | W | xxxx | | seqsts | 600000C | Sequencer & FIFO Status Register | R | 15–0 | | delaya | 60000010 | write/read Delay Register A | W/R | 15–0 | | delayb | 60000014 | write Delay Register B | W | 15–0 | | seqlst | 60000018 | Sequencer local start | W | xxxx | | seqres | 6000001C | Reset of the Sequencer | W | xxxx | | seqctl | 60000020 | Sequencer Interrupt Control Register | W | 8-0 | | seqint | 60000024 | Sequencer Interrupt Register | W/R | 15–0 | | rcpout | 60000028 | enable/disable RCP Output | W | Bit 0 | | fpgavsn | 6000002C | Version of FPGA | R | 15–0 | | chanconf | 60000030 | Channel Configuration | R | 15–0 | | slot_brdv | 60000038 | Slot and Board Version of FCtrl/GCTRL | R | 15–0 | Table71: Output Ctrl. Regs. on F- and G-Controller, EMIFB, space CE0 | Acronyms | Local<br>Address Function | | Mode<br>R/W | Bit | |----------|---------------------------|--------------------------------------------|-------------|------| | selfg | 60000034 | select GCtrl or FCtrl Function | W | 0 | | semif | 60000058 | select FIFO or register set to LVDS output | W | 0 | | dstrb | 6000005C | generate Data valid Strobe | W | х | | srgs | 600000A4 | Select Register Set for read back | W | 0 | | NGS | 60000060 | generate Next Gradient Signal | W | х | | goutA | 60000064 | Bypass Register A | R/W | 15-0 | | goutB | 60000068 | Bypass Register B | R/W | 15-0 | | goutC | 6000006C | Bypass Register C | R/W | 15–0 | | foutD | 60000098 | Bypass Register D | W | 15–0 | | foutE | 6000009C | Bypass Register E | W | 15–0 | | foutF | 600000A0 | Bypass Register F | W | 15-0 | | lvds_dsk | 600000A8 | LVDS Deskew | R/W | 1–0 | # Address Layout on EMIFB space CE0: RCP Output Register and Version Register Table72: RCP Output and Version Reg. on T-Controller, EMIFB, space CE0 | Acronyms | Local<br>Address | Function | Mode<br>R/W | Bit | |----------|------------------|-------------------------------|-------------|------| | t_brdv | 6000003c | Board Version of IPSO AQS ACQ | R/- | 15–0 | | rcpout | 60000028 | Disable/Enable RCP Outputs | -/W | 0 | | Acronyms | Local<br>Address | Function | Mode<br>R/W | Bit | |----------|------------------|---------------------------------------------|-------------|------| | tout4 | 60000040 | TCtrl Output Reg. 4 | R/W | 5–0 | | tout3 | 60000044 | TCtrl Output Reg. 3 | R/W | 15–0 | | tout2 | 60000048 | TCtrl Output Reg. 2 | R/W | 15–0 | | tout1 | 6000004C | TCtrl Output Reg. 1 | R/W | 15–0 | | tout0 | 60000050 | TCtrl Output Reg. 0 | R/W | 15–0 | | selrcp | 6000054 | Select FIFO or tout-Registers as RCP source | -/W | 0 | | fpgavsn | 6000002C | Read Version of Sequencer FPGA | R/- | 15–0 | # Address Layout on EMIFB space CE1: AQ-Bus Control Register and spin rotation counter control Table73: AQ-Bus Control Registers on T-Controller, EMIFB, space CE1 | Acronyms | Local<br>Address | Function | Mode<br>R/W | Bit | |------------------------|------------------------------------------------------------------|-----------------------------------------------|-------------|-------| | seqstart | 64000078 | Start the Sequencer | -/W | xxxx | | seqstop | 6400007C | Stop the Sequencer | -/W | xxxx | | aqst_clr | 64000074 | Release AQSTART (Sequencer Stop) | -/W | xxxx | | seqsus | 64000080 | Suspend of the Sequencer | -/W | xxxx | | seqrsm | 64000084 | Resume of the Sequencer | -/W | xxxx | | sustrig | 64000088 | select Trigger for Suspend | -/W | 2-0 | | synctrig | 6400008C | Synchronize Trigger with the Next-Value Clock | -/W | 3–0 | | Igcnt | 64000090 | Load Next-Value Counter | -/W | 15–0 | | emstop | 64000070 | 64000070 Set Emergency Stop | | Bit 0 | | reserve<br>gl_chanconf | 64000094 Read Gl. Channel Configuration temp. currently not used | | R/- | 15–0 | | srtrsel | 640000AC | Spin Rotation Trigger select | -/W | 3–0 | | srcen | 640000B0 | Spin Rotation counter enable | W | Bit 0 | | Siceri | 04000000 | read sr_counter control Signal | R | 15–0 | | src1 | 640000B4 | read Spin Rotation counter1 | R | 15–0 | | src2 | 640000B8 | read/write Spin Rotation counter2 | R/W | 15–0 | # 4. 2. 7. 1. Registers of common use on all TxCtrl-Functions Register Description: Control Registers on EMIFB, space CE0 Read external Trigger (rtrig) | rtrig 60000000 Read external Trigger and FIFO Output | R | 15–0 | |------------------------------------------------------|---|------| |------------------------------------------------------|---|------| TRIG1-4 are the external trigger signals. Their state can be checked by access to these registers. Bit 4 to Bit 15 are used by the test software only. The FIFO ID and the FIFO outputs Bit 21 to Bit 31 can be read via these bits. | Bit | 15 | | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|-----------------------------|---|--------------------|-----------|-----------|-----------|-----------| | Field | | Fifo Data Out Bit31 - Bit21 | | FIFO<br>Word<br>ID | TRIG<br>4 | TRIG<br>3 | TRIG<br>2 | TRIG<br>1 | # Sequencer Flag Register (mflag) | mflag | 60000004 | Flag Register (LFLG, FFLG, MFLG) | W | 2-0 | |-------|----------|----------------------------------|---|-----| The register contains the Flags which define the functional priority and dependency of this channel. The state of these flags can be read via 0x6000000C. | Bits | 15 | | 3 | 2 | 1 | 0 | |-------------|----|-----------------|---|------|------|------| | Field | | Not implemented | | MFLG | FFLG | LFLG | | Reset State | | | | 0 | 0 | 0 | # Table74: Sequencer Flag Register | Field | Value | Description | |----------------|-------|----------------------------------------------------------------------------------------------------------------| | MFLG | | Master Flag | | FFLG | | First Flag | | LFLG | | Last Flag | | | | Configured as Master (111), a channel can only be reconfigured by changing the Flags with subsequent 'SEQRES'. | | | | These Flags are not cleared by 'SEQRES'. | | | | After Power-up are all Flags = 0 (Slave) | | MFLG FFLG LFLG | 000 | Slave Controller; | | | | Its Delay Register contains a greater value as the Master Controller | | | 001 | Last Slave Controller; with largest Delay Register content | | | 010 | Illegal code | | | 011 | Illegal code | | | 100 | Independent Controller | | | | Its Delay Register contains the same value as the Master Controller | | | 101 | Independent but for Wait; | | | | Its Delay Register contains the same value as the Master Controller; | | | | A Wait is finished by the Last Slave. | | | 110 | Master Controller when there are not Slaves in the system | | | 111 | Master Controller with dependent Slaves | # FIFO Reset Device Code (fifores) | fifores | 60000008 | FIFO Reset Control | W | XXXX | |---------|----------|--------------------|-----|---------| | 1110100 | 0000000 | THE TRESER CONTROL | * * | ******* | Writing to this address (no data) clears the internal FIFO counters and the FIFO Flag Logic (= clear of contents) # Sequencer & FIFO Status Register (seqsts) | seqsts 6000000C Sequencer & FIFO Status Register | R | 15–0 | |--------------------------------------------------|---|------| |--------------------------------------------------|---|------| This register contains the operational state of that channel. | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Fields | | | | | | | | | | | | | | | | | Table75: Sequenzer & FIFO Status Register | Field | Value | Description | |--------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit15 | | Master Flag, MFLG | | Bit14 | | First Flag, FFLG | | Bit13 | | Last Flag, LFLG | | Bit 12 | | FIFO output ready | | | 0 | Output ready to be read, FIFO contains at least one word | | | 1 | FIFO empty | | Bit11 | | FIFO Half Full Flag | | | 0 | FIFO contains more than 4096 words | | | 1 | FIFO contains less than 4096 words | | Bit10 | | PAE, Flag of FIFO almost empty; threshold adjusted to 32 words | | | 0 | FIFO contains less than 33 word, | | | | EXT_INT6 of the DSP is activated | | | 1 | FIFO contains more than 32 words | | Bit9 | | PAF, Flag of FIFO almost full; threshold adjusted to 31 words | | | 0 | The FIFO can accept less than 31 further words, EXT_INT7 of the DSP is activated | | | 1 | The FIFO can accept more than 31 further words | | Bit8 | | FIFO input ready | | 2.10 | 0 | Input ready, FIFO not full | | | 1 | FIFO full | | Bit7 | | State of the AQSTART signal of the AQ-Bus Since setting the Start-FF can be synchronized with the Next-Value Clock, Bit7=0 can be delayed after seqstart by a full clock period (at least 1 microseconds). | | | 0 | AQSTART active, Start-FF set | | | 1 | AQSTART inactive, Start-FF reset | | Bit6 | | SLEEP_ST, controller specific sleep state after reading of a sleep instruction | | | 0 | awake | | | 1 | sleeping | | Bit5 | | Stop-Window signal of the AQ-Bus | | | 0 | Stop-Window set; The Master-Controller has halted and calls on all Slaves to stop at the next Stop instruction | | | 1 | No Stop from Master | | Bit4 | | Decision–Window signal of the AQ-Bus | | | 0 | Decision–Window set, The Master–Controller has decided on IF or ELSE, shows the result with Bit3 and calls on all Slaves to do the same at their next IF/ELSE instruction | | | 1 | No decision from Master | | Bit3 | | IF/ELSE signal of the AQ-Bus showing the Master's decision | | | 0 | Decision for IF | | | 1 | Decision for ELSE | | Bit2 | | Controller specific WAIT status after reading a WAIT instruction | | | 0 | No WAIT | | | 1 | WAIT | | TD Dia Caria | | | | Field | Value | Description | | | | | | | |-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Bit1 | | Suspend-Window signal of the AQ-Bus | | | | | | | | | 0 | The Master–Controller has gone into the suspend mode (halted) and calls on all Slaves to stop at their next SUSPEND instruction, to set Bit0=1 of this register, to set the DSP interrupt EXT_INT4 | | | | | | | | | 1 | No Suspend situation | | | | | | | | Bit0 | | Controller specific Suspend status | | | | | | | | | 0 | No Suspend | | | | | | | | | 1 | Suspend | | | | | | | #### Sequencer Delay Register (delaya, delayb) | delaya | 60000010 | write/read Delay Register A | W/R | 15–0 | |--------|----------|-----------------------------|-----|------| | delayb | 60000014 | write Delay Register B | W | 12-0 | The content of the delay counter defines the independent start delay of this channel in steps of 12,5nsec. The maximal delay is 6,5sec. The counter contains 29 bits. Therefor, the two register locations A+B are required to write to the counter. Register A can also be read to provide a test facility. | Bit | 15 | 14 | 13 | 12 | | 0 | 15 | | 0 | |-------|----|--------|----|----|------------|---|----------|----------------|---| | | n | ot use | d | | Register B | | | Register A | | | Field | n | ot use | d | | | 2 | 29 Bit [ | Delay Register | | #### **Sequencer local Start Device Code (seqlst)** | seglst 600 | 000018 Sequenc | er local start | W | XXXX | |------------|----------------|----------------|---|------| |------------|----------------|----------------|---|------| Writing to the "Sequencer Local Start" address (no data) puts this Sequencer part from IDLE to RUN state and enables this channel to follow the global acquisition start instruction "AQSTART". After Power-up, Reset or in case of an error interrupt, the Sequencer part of this channel enters the IDLE state and any AQSTART is cleared. Resuming the normal operation requires "selqst" in each channel followed by "AQSTART". ## **Sequencer Reset Device Code (seqres)** | segres | 6000001C | Reset of the Sequencer | W | XXXX | |--------|----------|------------------------|---|------| | | | | | | Writing to the "Sequencer Reset" address (no data) puts this Sequencer part from RUN to IDLE state and disables this channel to follow the global acquisition start instruction "AQSTART". The operating duration and the control and status register of this channel are cleared. Resuming the normal operation requires "selqst". AQSTART is not affected by "segres". Table76: Control of Sequencer RUN/IDLE | Field | Value | Causal Event | Condition | Description | | | | | |-----------|-----------|----------------------------------------------------------|-----------|-----------------------------------------------------|--|--|--|--| | Local SEQ | IDLE+ RUN | Write to seqlst | - | Sequencer part of this channel enabled for AQSTART | | | | | | | RUN+ IDLE | Write to segres Write to segstop Write to agst_clr Reset | - | Sequencer part of this channel disabled for AQSTART | | | | | # **Sequencer Interrupt Control Register (seqctl)** | seqctl | 60000020 | write Sequencer Intr. Control Register | W | 8–0 | |--------|----------|----------------------------------------|---|-----| |--------|----------|----------------------------------------|---|-----| This register operates as the Interrupt Mask Register for interrupts 0 to 8. Set to "high" enables the respective source to interrupt the DSP. | | Bit 15 14 13 12 11 10 9 | | | | | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--|--------------------------------------|--|--|--|--|-------|-------|-------|-------|-------|-------|-------|-------|-------|---| | | Field not used Reset State not used | | | | | Int 8 | Int 7 | Int 6 | Int 5 | Int 4 | Int 3 | Int 2 | Int 1 | Int 0 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Table77: Sequencer Interrupt Control Register | Field | Value | Description | |-------------|-------|-----------------------------------------| | Interrupt 0 | 1 | Programmed Interrupt (high active) | | Interrupt 1 | 1 | STOP Interrupt (high active) | | Interrupt 2 | 1 | Illegal Instruction Interrupt | | Interrupt 3 | 1 | Illegal configuration of the channel | | Interrupt 4 | 1 | Suspend Interrupt | | Interrupt 5 | 1 | ILLEGAL WORD Interrupt | | Interrupt 6 | 1 | Empty FIFO Interrupt | | Interrupt 7 | 1 | IF_ELSE Interrupt | | Interrupt 8 | 1 | Error Interrupt nested if else sequence | # **Sequencer Interrupt Register** (seqint) | seqint | 60000024 | write/read Sequencer Interrupt Status Register | W/R | 15–0 | |--------|----------|------------------------------------------------|-----|------| |--------|----------|------------------------------------------------|-----|------| The register shows the state of the interrupt sources. An interrupt is active if the corresponding bit is high. The sources of bit 0 to 8 activate the EXT\_INT4 (GP4) of the DSP if the respective bit in the "Sequencer Interrupt Control Register" is set. Writing a "1" to any of these bits clears the state of the corresponding source. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|------|-----|----|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Field | | Int_ | Vec | | Int 11 | Int 10 | Int 9 | Int 8 | Int 7 | Int 6 | Int 5 | Int 4 | Int 3 | Int 2 | Int 1 | Int 0 | Table78: Sequencer Interrupt Status Register | Field | Value | Description | |-------------|-------|--------------------------------------------------------------| | Interrupt 0 | 1 | Programmed Interrupt (high active), out of the Pulse Program | | Interrupt 1 | 1 | STOP Interrupt (high active) | | Field | Value | Description | |----------------|-------|----------------------------------------------------| | Interrupt 2 | 1 | Illegal Instruction Interrupt | | Interrupt 3 | 1 | Illegal configuration of the channel | | Interrupt 4 | 1 | Suspend Interrupt | | Interrupt 5 | 1 | ILLEGAL WORD Interrupt | | Interrupt 6 | 1 | Empty Fifo Interrupt | | Interrupt 7 | 1 | If_ELSE Interrupt | | Interrupt 8 | 1 | Error Interrupt nested if_else sequence | | Interrupt 9 | х | unused | | interrupt 10 | 1 | programmed Stop Status (high active) | | Interrupt 11 | 1 | AQSTOP error Status (high active) | | Int_Vec Bit 12 | 1 | programmable Interrupt vector Bit(0) (high active) | | Int_Vec Bit 13 | 1 | programmable Interrupt vector Bit(1) (high active) | | Int_Vec Bit 14 | 1 | programmable Interrupt vector Bit(2) (high active) | | Int_Vec Bit 15 | 1 | programmable Interrupt vector Bit(3) (high active) | # Read Channel configuration Register (chanconf) | chanconf | 60000030 | Channel Configuration | R | 15–0 | |----------|----------|-----------------------|---|------| |----------|----------|-----------------------|---|------| The bits of the "Channel Configuration Register" provide informations about the version of the instaled controller, its function and mounting option. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|--------|-------|----|---------|----|---|---|---|------|--------|-------|-----|---------|---------|-----| | Field | Boai | d Fund | ction | | Version | | | | | FCTF | RL Cha | annel | Ext | ernal C | Config. | Bit | Table79: Channel Configuration Register | Field | Value | Description | |--------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------| | External Config.<br>Bits | | Details of "Board Function": | | | | On F-Controller and G-Controller: | | | | Bit 0 and 1 provide the type of the device connected via LVDS | | | xx00<br>xx01<br>xx10<br>xx11 | Bit 2+3 are reserved DPP connected GCUTYPE=11 SGU connected Gradient Amp connected GCUTYPE=10 nothing connected | | | | On T-Controller of IPSO AQS ACQ: Bit 0 and 1 provide the type of installed RCP-Adapter (HR or FTMS) Bit2+3 are unused | | | xx00 | reserved | | | xx01<br>xx10 | ACQ with FTMS Adapter ACQ with HR Adapter | | | xx11 | No Adapter | | FCtrl Channel | | Provides the channel number 1 to 8 of this FCtrl On TCtrl and RCtrl is the FCtrl Channel= 0. GCtrl takes a subsequent number | | Field | Value | Description | |----------------|--------|------------------------------------------------------------------------------| | | 111 | F-Controller1 | | | 110 | F-Controller2 | | | 101 | F-Controller3 | | | 100 | F-Controller4 | | | 011 | F-Controller5 | | | 010 | F-Controller6 | | | 001 | F-Controller7 | | | 000 | F-Controller8 or TCtrl, RCtrl | | Version | | | | | | On Fx-Controller: | | | 000001 | Indicates the logic version of the output multiplex device (FPGA EP1C6F256). | | Board Function | | Indicates the function of this channel. | | | 000 | TCtrl | | | 001 | FCtrl | | | 010 | GCtrl | | | 100 | RCtrl | # Slot-Board Vers. Register from FCTRL, GCTRL or TCTRL (slot\_brdv) | <br>slot_brdv 60 | 0000 | 00038 PCI SLot and Board Version of a Tx | | | | | | | TxCc | ntroll | er | R | | 15–0 | | |-----------------------------------------------------------------------------------|------|------------------------------------------|--|--|--|--|--|--|------|--------|----|---|--|------|--| | The register contains the slot address and the hardware version of a TxController | | | | | | | | | | | | | | | | | Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | | Field Slot Add. Board Revision Board Subrevision | | | | | | | | | | | | | | | | ## Table80: Slot-Board-Version Register | Field | Value | Description | |-------------------|----------|-------------------------------------------------------| | Board Revision | | | | | 0000 | IPSO-TX with 2MB external RAM+TMS320C6415; H12538F1 | | | 0001 | IPSO-TX with 16MB external RAM+TMS320C6415; H12538F2 | | | 0002 | IPSO-TX with 128MB external RAM+TMS320C6455; H12538F3 | | Board Subrevision | 00000000 | 8 bit number for future use | | Slot-Add | | Slot address of this controller | | | 0001 | Slot 1 | | | 0010 | Slot 2 | | | 0011 | Slot 3 | | | 0100 | Slot 4 | | | 0101 | Slot 5 | | | 0110 | Slot 6 | | | 0111 | Slot 7 | | | 1000 | Slot 8 | | | 1001 | Slot 9 | # 4. 2. 7. 2. Registers used on F-Controller and G-Controller Register Description: Output Control Register on EMIFB, space CE0 # **Select GCTRL or FCTRL function (selfg)** | | 60000004 | and and Coded are Ecoled Econodian | 14/ | ^ | |-------|----------|------------------------------------|-----|---| | seitg | 60000034 | select Goth or Foth Function | W | U | 1-bit register for configuration of this TxController as F-Controller or G-Controller. This register is not affected by the Sequencer reset. | Field | Value | Description | |----------------|-------|------------------------------------------------------------------------------| | | | The state is indicated by a LED at the front panel below the LVDS connector. | | | | Default after Power-up is Bit<0> = 0: FCtrl | | Write to Bit 0 | 0 | Command cff: Tx as F-Controller ; LED=green | | | 1 | Command cfg: Tx as G-Controller; LED=orange | ## Select FIFO or EMIF-Bypass Registers to feed the LVDS (semif) | semif | 60000058 | select FIFO or register to become source of the LVDS output | W | 0 | | |-------|----------|-------------------------------------------------------------|---|---|--| |-------|----------|-------------------------------------------------------------|---|---|--| 1-bit register switching the LVDS output from FIFO to a set of registers (gout, fout) and vice versa. | Field | Value | Description | |-------|-------|-------------------------------------------------------------------------------| | | | Default after Power-up is Bit<0> = 0: FIFO connected to LVDS | | Bit 0 | 0 | Connects FIFO to LVDS; Reset State | | | 1 | Connects the EMIFB registers goutA, goutB, goutC, foutD, foutE, foutF to LVDS | ## The Bypass Register Set (goutA - goutC, foutD - foutF) | goutA | 60000064 | Bypass Register A | R/W | 15–0 | |-------|----------|-------------------|-----|------| | goutB | 60000068 | Bypass Register B | R/W | 15–0 | | goutC | 6000006C | Bypass Register C | R/W | 15–0 | | foutD | 60000098 | Bypass Register D | W | 15–0 | | foutE | 600009C | Bypass Register E | W | 15–0 | | foutF | 600000A0 | Bypass Register F | W | 15–0 | Bypassing the FIFO and the Sequencer, the software on DSP can transmit the content of these pre loaded registers via LVDS. The transmit process is triggered by "dstrb" (see below). The content of all registers can be read back and checked (see below) | Function | Condition | Description | |----------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Write to dstrb | semif=1<br>selfg=0 | Transmitting the content of goutA, -B, -C and foutD, -E, -F as 2 words A+B in F-Controller format for the SGU The bits 46, 47, 48 are hardware controlled | | Write to dstrb | semif=1<br>selfg=1<br>goutA<1>=1<br>goutA<0>=0 | Transmitting the content of goutA, -B, -C as 1 Gradient data word in G-Controller format | | Read from goutA,<br>goutB, goutC | selgf=0<br>semif=1<br>srgs=0 | Provides the content of gout-Register A, B, C | | Read from goutA,<br>goutB, goutC | selgf=0<br>semif=1<br>srgs=1 | Provides the content of fout-Register D, E, F | | Read from goutA,<br>goutB, goutC | selgf=0<br>semif=0 | Provides the content of the FIFO output | Figure 22: Bypass Registers gout A, gout B, gout C to LVDS as SGU-A-Word | LVDS Bit | 48 | 47 | 46 | 45 | 44 | 43 | 42 | | 33 | 32 | | 17 | 16 | | 1 | | |-------------------|-----|-----------|-----------|-------------|----|----|----|--------|----|----|-------------|------------------|----|--------|------|--| | gout | no | ot applie | ed | goutC 12::0 | | | | | | go | utB 15: | 5::0 goutA 15::0 | | | | | | Meaning on<br>SGU | PAR | SYN | WID<br>=0 | PLS | PA | Α | F | EG 9:: | 0 | PH | PHASE 15::0 | | SH | APE 15 | 5::0 | | Figure 23: Bypass Registers fout D, fout E, fout F to LVDS as SGU-B-Word | Bit | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | | 17 | 16 | | 1 | |----------------|---------|-------------|---------------|----|--------------------------------|----|-----------|----|----|-------|------|-----------------|-------|------------|----|----|----------------|--------------|----|----|--|---| | fout | no | t appl | ied | | foutF 12::0 foutE15::0 foutD18 | | | | | | | | utD15 | 5::0 | | | | | | | | | | Meaning on SGU | PA<br>R | S<br>Y<br>N | WI<br>D<br>=1 | NC | O_S<br>2::0 | EL | RE0<br>AL | _ | F_ | VAL 2 | 2::0 | PH <sub>.</sub> | _ | SH_<br>VAL | | | F <sub>.</sub> | F_DATA 33::0 | | | | | Figure 24: Bypass Regs. gout A, gout B, gout C to LVDS, Gradient - Data - Word | Bit | 48 | 47 | | 44 | 43 | | 38 | 37 | | 33 | 32 | | 18 | 17 | 16 | | 6 | 5 | 4 | 3 | 2 | 1 | | |--------------------------|----|----|-------------|-------------|----|------|-----|----|----|-------|-------------|--|-------------------------|----|----|----|-------------|--------|----|--------|---------|---|--| | gout | na | | goutC 15::0 | | | | | | | | goutB 15::0 | | | | | Q | goutA 15::0 | | | | | | | | Meaning on<br>Grad. Amp. | | | Α | ddress M SB | | | | | Da | ıta | | | Data (res) (res) L<br>A | | | | | V<br>A | N | | | | | | | A | | | | AD | D<5: | :0> | | D | ATA « | <19::0> | | | | gr | nd | | gr | nd | S<br>T | LI<br>D | G | | ## **Generate Data valid Strobe (dstrb)** | dstrb | 6000005C | generate Data valid Strobe | W | Y | |-------|----------|----------------------------|-----|---| | นอแม | 00000000 | generate bata valid offobe | v v | ^ | Writing to this address (no data) sends one or two words out of the gout–registers and fout–registers respectively via the LVDS port (if the registers are selected, addr 60000058): | Function | Condition | Description | |----------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Write to dstrb | semif=1<br>selfg=0 | Transmitting the content of goutA, -B, -C and foutD, -E, -F as 2 words A+B in F-Controller format for the SGU The bits 46, 47, 48 are hardware controlled | | Write to dstrb | semif=1<br>selfg=1<br>goutA<1>=1<br>goutA<0>=0 | Transmitting the content of goutA, -B, -C as 1 Gradient data word in G-Controller format | # **Generate Next Grad Signal (ngs)** | ngs 60000060 genera | te Next Gradient Signal | W | X | |---------------------|-------------------------|---|---| |---------------------|-------------------------|---|---| Writing to this address (no data) sends one Next Gradient word out of the gout–registers via the LVDS port (if the registers are selected, addr 60000058): Figure 25: Bypass Regs gout A, gout B, gout C to LVDS, Next Gradient Word | Bit | 48 | 47 | | 33 | 32 | | 17 | 16 | | 3 | 2 | 1 | | |-------|-----|-------------|---------------|----|----|-----------|----|-------------|--|-------|------|---|--| | gout | na | goutC 15::0 | | | g | outB 15:: | 0 | goutA 15::2 | | | n.a. | | | | Field | PAR | | not allocated | | | | | | | !LAST | 1 | 0 | | | Function | Condition | Description | |--------------|--------------------|----------------------------------------------------------------------------------------| | Write to nsg | semif=1<br>selfg=1 | Transmitting the content of goutA, -B, -C as Next Gradient word in G-Controller format | #### Select Register Set (srgs) | sras | 600000A4 | Select Register Set for read back | W | 0 | |------|-------------|-----------------------------------|-----|---| | 0.90 | 000000, ( ) | Colout Hogistor Cot for Foud Buch | * * | • | This 1-bit register selects the register goutA, -B, -C or fout-D, -E, -F for reading back of its content, both via the addresses of the gout register 60000064, -68, -6C: | Field | Value | Description | |-------|-------|--------------------------------------------------------------------------------------------------| | | | Default after Power-up, sequencer reset "seqres" and Reset is Bit<0> = 1: foutA, -B, -C selected | | Bit 0 | 0 | Connects the outputs of the registers goutA, goutB, goutC to EMIFB | | | 1 | Connects the outputs of the registers foutD, foutE, foutF to EMIFB | #### LVDS Deskew Operation (lvds dsk) | IVOS OSK GOUGGOAS LVDS DESKEW H/VV I-U | lvds dsk | 600000A8 | LVDS Deskew | R/W | 1-0 | |----------------------------------------|----------|----------|-------------|-----|-----| |----------------------------------------|----------|----------|-------------|-----|-----| The register is provided for controlling the Deskew-Process of the LVDS transmitter. Deskew initiates sending a test sequence which enables the receiver to compensate the delay difference between the line pairs of the cable. To be successful, Deskew needs also to be enabled at the receiver. Deskew is not important if the cable is shorter than 3 meters. Deskew is carried out after Power-up and should also be carried out by a software command (which one ?) if the LVDS connection have been interrupted without subsequent Power-up. | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|-------------|----|----|----|----|---|---|---|----------|----------|---|---|---|---|---| | Fields | | not applied | | | | | | | | DSK_Flag | LVDS_DSK | | | | | | # Table81: LVDS Deskew Register | Field | Value | Description | |----------|-------|-------------------------------------------------------------------------------------| | LVDS_DSK | | R/W | | | 1 | Deskew not active; normal data send mode; this is the state after Reset or Power-up | | | 0 | Deskew Command; process active, sending test sequence | | DSK_Flag | | R/- | | | 1 | Deskew not yet carried out after last Power-up or last line interrupt | | | 0 | Deskew have been carried out; state reached by LVDS_DSK=0; | # 4. 2. 7. 3. Registers used on T-Controller only Register Description: RCP Output Register and Version Register on EMIFB, space CE0 ## Read Board Vers. Register via TCTRL (t\_brdv) | t_brdv | 6000003c | Board Version of IPSO AQS ACQ | R | 15–0 | |--------|----------|-------------------------------|---|------| |--------|----------|-------------------------------|---|------| The revision number makes important hardware features identifiable. So far valid for IPSO AQS ACQ only | Bits | 15 | | 8 7 | | | | | | | |--------|----|-----------|---------|--|--|--|--|--|--| | Fields | | Board Rev | Sub Rev | | | | | | | #### Table82: Board Version Register t brdv | Field | Value | Description | |-----------|-------|-----------------------------------------------------------------------------------------------| | Board Rev | | R/- | | | 00 | IPSO 19":<br>Default | | | | IPSO AQS: ACQ Board with 5 Controllers and 16 MByte RAM+TMS320C6415; H12549 | | | 02 | IPSO AQS: ACQ Board with 5 Controllers and 128 MByte RAM+TMS320C6455; Hxxxxx | | Sub Rev | | R/- | | | 00 | IPSO 19": Default IPSO AQS: ACQ Board with 5 Controllers and 16 MByte RAM+TMS320C6415; H12549 | # **Disable/Enable RCP Outputs (rcpout)** | rcpout 60000028 Disable/Enable RCP Outputs -/W 0 | rcpout | 60000028 | Disable/Enable RCP Outputs | -/ <b>W</b> | 0 | |--------------------------------------------------|--------|----------|----------------------------|-------------|---| |--------------------------------------------------|--------|----------|----------------------------|-------------|---| 1-bit register to enable or disable (high impedance state) the RCP outputs (Coax). The RCP outputs are disabled after Power-up or Reset. They are pulled to 5-Volt. This register has no function, if the TxCtrl is used as F-Controller or G-Controller | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|----|---------|----|---|---|---|---|---|---|--------| | Fields | | | | | | | no | t appli | ed | | | | | | | rcpout | ## Table83: Register rcpout | Field | Value | Description | |--------|-------|-----------------------------------------------------------------------| | rcpout | | -/w | | | 0 | RCP outputs active | | | 1 | RCP outputs inactive; State after Reset, Power-On and commando rcpdis | ## RCP Output Register 0-4 (tout0 -tout4) | tout4 | 60000040 | TCTRL Output Reg. 4 | R/W | 5–0 | |-------|----------|---------------------|-----|------| | tout3 | 60000044 | TCTRL Output Reg. 3 | R/W | 15-0 | | tout2 | 60000048 | TCTRL Output Reg. 2 | R/W | 15-0 | | tout1 | 6000004C | TCTRL Output Reg. 1 | R/W | 15–0 | | tout0 | 60000050 | TCTRL Output Reg. 0 | R/W | 15–0 | Normally the RCP outputs are controlled by the bit stream of the FIFO output bits. Using register "selrcp", the RCP's can be disconnected from the FIFO and connected to the RCP Output Registers. This requires presetting the registers with the desired value. This can be done when the RCP's are in high impedance state (after Power-up or if rcpout=1). The register contents can be read back via their outputs if rcpout=1 (see below). Table84: Relations between tout-registers, FIFO-words and setnmr-words | Bit | 15 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | | 0 | 15 | | 0 | 15 | | 0 | 15 | | 0 | |-----------|----|-----------|--------|-------|------------|----|----|---------------|----|----|-------------------------------|----|-------|--|-------|----|-------|----|----|--|---| | Register | no | ot applie | ed | | tout4 | | | | | | tout3 | | tout2 | | tout1 | | tout0 | | | | | | FIFO Word | no | ot applie | ed | | A (64,,58) | | | | | | B (64,2) | | | | | | | | | | | | setnmr | | no | ot apı | blied | | | | etnm<br>4,33, | - | | setnmr4 (31,,0) setnmr3 (31,, | | | | ,0) | | | | | | | | RCP out | no | ot applie | ed | 69 | 68 | 67 | 66 | 65 | 64 | 63 | | 48 | 47 | | 32 | 31 | | 16 | 15 | | 0 | Table85: T-Controller Output Register tout0,...,tout4 | Function Condition Description | | Description | |-------------------------------------------|------------------------|---------------------------------------------------------------| | Write to tout0,,tout4 | selrcp=1<br>rcpout = x | setting the registers without any effect to the RCP outputs | | Write 0 to selrcp | | Switching the source of the RCP outputs from FIFO to tout0,,4 | | Read from rcpout = 1 Reading tout0,,tout4 | | Reading the contents of tout0,,4 | # **Select FIFO or RCP tout-Register (selrcp)** | selrcp | 60000054 | Select FIFO or tout-Registers as RCP source | -/W | 0 | | |--------|----------|---------------------------------------------|-----|---|--| |--------|----------|---------------------------------------------|-----|---|--| 1-bit register to select the tout-Registers or the FIFO outputs to be the source for the RCP outputs (Coax). After changing the selection to the FIFO, the RCP outputs keep the contents of the tout–registers up to the time when the Sequencer sends the next RCP data word out of the FIFO. | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|-------------|----|----|----|----|---|---|---|---|---|--------|---|---|---|---| | Fields | | not applied | | | | | | | | | | selrcp | | | | | #### Table86: Register rcpout | Field Value | | Description | |-------------|---|---------------------------------------------------------------------| | selrcp | | -/w | | | 0 | tout-registers selected as RCP source | | | 1 | FIFO selected as RCP source; Default state after Reset and Power-On | #### Read Version of Sequencer FPGA (fpgavsn) | fpgavsn | 6000002C | Read Version of Sequencer FPGA | R/- | 15-0 | | |---------|----------|--------------------------------|-----|------|--| |---------|----------|--------------------------------|-----|------|--| A read access of this address delivers the version of the Sequencer logic (Stratix FPGA) The default value is 0x0001. Table87: Sequencer Program Version | Field | Value | Description | |---------|-------|----------------------------------| | fpgavsn | 0001 | Default or first shipped version | # Register Description: AQ-Bus Control Register on T-Controller, EMIFB, sr\_counter, space CE1 The following registers control the global AQ-Bus functions. These functions affect all controllers in the system. These registers are exclusively accessible on the TxController operating as T-Controller. #### **Start Sequencer (segstart)** | objective of the object | seqstart | 64000078 | Start the Sequencer | -/W | XXXX | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------|-----|------| |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------|-----|------| A write access to this address (without data) sets the Start Flag and consequently activates the AQSTART signal of the AQ-Bus which initiates all controllers to start. Setting the Start Flag is synchronized with the 20-MHz clock and the Next-Value clock of the Gradient channel. #### **Stop Sequencer Device Code (seqstop)** | _ | segstop | 6400007C | Stop the Sequencer | -/W | XXXX | |---|---------|----------|---------------------|-------|-------| | | 0090.00 | 0.0000.0 | ctop the coquenteer | , • • | ,,,,, | A write access to this address (without data) clears the Start Flag and consequently clears the AQSTART signal of the AQ-Bus which initiates all controllers to stop. The partial sequencers of all controllers stop and interrupt their respective DSPs (DSP EXT INT4). ## Clear AQSTART (aqst clr) Just like seqstop, a write access to this address (without data) clears the Start Flag and consequently clears the AQSTART signal of the AQ-Bus which initiates all controllers to stop and to interrupt their respective DSPs (DSP EXT INT4). aqst clr is also carried out by Power-up and Reset. #### Table88: Control of AQSTART | Field | Value | Causal Event | Condition | Description | |---------|-------|----------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------| | AQSTART | 1 + 0 | Write to seqstart | RUN | All partial Sequ. being in RUN mode, start working | | | 0 + 1 | Write to seqstop | - | All partial Sequ. stop and enter the IDLE state;<br>next RUN state not until Write to seqlst;<br>DSP EXT_INT4 initiated | | | 0 + 1 | Write to aqst_clr<br>Reset | - | All partial Sequ. stop and enter the IDLE state; next RUN state not until Write to seqlst; DSP EXT_INT4 initiated; EXRDEN is set inactive; | #### Suspend Sequencer (seqsus) | seqsus | 64000080 | Suspend of the Sequencer | -/W | xxxx | |--------|----------|--------------------------|-----|------| |--------|----------|--------------------------|-----|------| A write access to this address (without data) sets the SUSP\_RES (suspend/resume) signal of the AQ-Bus to "1". This causes two actions: - **1.** It initiates the Sequencer of the "Master" channel to stop when the next suspend instruction occurs. - 2. It sets the SUSPEND WINDOW signal of the AQ-Bus to "1". Subsequently, every Sequencer of a slave channel stops and enters the "suspend" state when it receives a instruction which is labeled as a "suspend instruction" from the FIFO. Necessary condition is SUSP RES=1 and SUSPEND WINDOW=1. After Power-up or Reset (SEQRES) is SUSP RES=1 (suspend state). #### Resume Sequencer (segrsm) | seqrsm 64000084 | Resume of the Sequencer | -/W | XXXX | |-----------------|-------------------------|-----|------| |-----------------|-------------------------|-----|------| A write access to this address (without data) clears the SUSP\_RES (suspend/resume) signal of the AQ-Bus to "0". This causes the Sequencer of all channels to count down their respective delay counters and resume reading instructions out of the FIFO. This operation starts simultaneously with a low-to-high slope of the 20-MHz clock and the Next Value clock. #### Table89: Control of Suspend/Resume | Field | Value | Causal Event | Condition | Description | |----------|-------|--------------------------|----------------------------------|-----------------------------------------------------| | SUSP_RES | 0 + 1 | Write to seqsus<br>Reset | suspend Instr. | Master Sequencer stops and sets SUS-<br>PEND_WINDOW | | | | suspend Instr. | SUSP_RES= 1 SUS- PEND_WIN- DOW=1 | Slave Sequencers stop at next suspend instruction | | | 1 + 0 | Write to seqrsm | _ | All Sequencers resume their operation | #### **Select Suspend Trigger (sustrig)** | sustrig 64000088 select Trigger for Suspend -/W | 2–0 | |-------------------------------------------------|-----| |-------------------------------------------------|-----| Writing data to this register selects an external Trigger Signal or the write access to seqsus and seqrsm as initiator for suspend/resume | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|---------|----|---|---|---|---|---|-----|--------|-----| | Fields | | | | | | nc | t appli | ed | | | | | | SUS | SP sou | rce | #### Table90: Register of Suspend Trigger Select | Field | Value | Description | |-------------|-------|-----------------------------------| | SUSP source | | | | | 000 | Write access to seqsus and seqrsm | | | 001 | External trigger Trig1 | | | 010 | External trigger Trig2 | | | 011 | External trigger Trig3 | | | 100 | External trigger Trig4 | | | 101 | Write access to seqsus and seqrsm | | | 110 | Write access to seqsus and seqrsm | | | 111 | Write access to seqsus and seqrsm | #### Load Next-Value Counter (lgcnt) Writing data to this register determines the time period "T" of the Next-Value clock (GCLK). This clock is generated by a 16-bit counter driven with 20-MHz. Following, the time period T is adjustable between 100ns and 6,553ms and: $$T = (n+1)^{\chi} 100ns$$ The default period after Power-up is 10µs. Together with the 20-MHz clock, the Next-Value clock is also used to synchronize AQ-START and SUSP RES. Figure26: Next-Value Counter | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|-----| | Fields | MSB | | | | | | | "r | 1 | | | | | | | LSB | # Trigger signal synchronization (synctrig) | synctrig | 6400008C | Synchronize Trigger with the Next-Value Clock | -/W | 3-0 | | |----------|----------|-----------------------------------------------|-----|-----|--| |----------|----------|-----------------------------------------------|-----|-----|--| Writing data to this register selects the external Trigger Signals to become synchronized with the 20–MHz clock and the Next-Value clock. The trigger signal is selected by a "1" at its respective position. | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|-------|--------|---|---|---|---|---|-------|-------|-------|-------| | Fields | | | | | | not a | oplied | | | | | | Trig4 | Trig3 | Trig2 | Trig1 | # **Emergency Stop Register (emstop)** | emstop | 64000070 | Set Emergency Stop | -/W | Bit 0 | |--------|-----------|--------------------|-------|-------| | 0010p | 0 1000010 | out Emergency ctop | / • • | | Writing a "1" to bit0 of this register initiates the SGU\_RES (SGU reset) signal and sets for the DSP of this channel the interrupt EXT\_INT5 and the status signal SGURES\_ST=0 (SGU reset status) at the Global IO-pin GP8. SGU\_RES is a wired-OR signal and can be activated by external devices too. In this case, SGURES ST is set to "1" instead of "0". Table91: Function of Emergency Stop | Field | Value | Causal Event | Condition | Description | |--------|-------|--------------------------------------------------------|------------------------|---------------------------------------------------------------------------| | SGURES | 1 + 0 | Internal activated by<br>Write 0 to emstop | | SGURES=0 (active) SGURES_ST=0 (DSP Global IO-Pin GP8) DSP EXT_INT5 active | | | | External activated | | SGURES=0 (active) SGURES_ST=1 (DSP Global IO-Pin GP8) DSPEXT_INT5 active | | | 0 + 1 | Internal deactivated by<br>Write 1 to emstop,<br>Reset | External not activated | SGURES_ST=1 (DSP Global IO-Pin GP8) | #### Synchronization of Pulse Program by Spin Rotor Signal This logic is implemented to support the software and the pulse program in dealing with following tasks: **1.** To ascertain the revolution speed of the spinner. - 2. To count the number of turns. - **3.** To synchronize the puls sequence with the rotation of the spinner and its position. - **4.** To stop the pulse sequence and start it again at the same position of the spinner after a predefined number of spinner-turns have elapsed. The position is measured as the number of 80–MHz clock cycles with respect to a trigger pulse representing the fixed zero-crossing of the spinner. The logic uses two 16-bit counters (counter-1, counter-2), a read register and a signal called Trigger-A. The logic provides the signals Trigger-B and Trigger-C. Any external trigger signal out of Trig1,...,Trig4 has to be selected as Trigger-A, -B and -C. Figure 27: Counter logic Functional attributes of signals and recourses: Trigger-A: Pulse signal representing the zero-crossing of the spinner, selcted out of Ext. Trigger 1,...,4 Trigger-B: Predefined number of spinner revolutions reached, internal used Trigger-C: Predefined number of spinner revolutions and start position of next pulse sequence reached, internal used Counter-1: Counts 80-MHz clock cycles, forward between two zero-crossings or forward from zero-crossing up to stop and backward down to zero Counter-2: Counts the predefined spinner revolutions, backward down to zero Register, src1: Holds and provides the value of counter-1 sampled at the last zero- crossing of the spinner. #### **Spin Rotation trigger select (srtrsel)** | srtrsel | 640000AC | Spin Rotation trigger select | -/W | Bit 0-3 | |---------|----------|------------------------------|-----|---------| |---------|----------|------------------------------|-----|---------| The assignment of the trigger signals Trig1,...,Trig4 to Trigger-A can be selected by a write to this register. The setting of srtrsel0,...,srtrsel3 can be read back via the register "srcen" | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|-------------|----|----|----|----|---|---|---|---|--------|--------|---|---|---|---| | Fields | | not applied | | | | | | | | | srtrse | el 3–0 | | | | | Table92: Select Reg. for external trigger source of Rotor synchronisation | Field | Value | Description | |---------|-------|-----------------------------------------------------------------------------| | SRTRSEL | X000 | Ext. Trig1 -> SR Counter Trig. input | | | X001 | Ext. Trig2 -> SR Counter Trig. input | | | X010 | Ext. Trig3 -> SR Counter Trig. input | | | X011 | Ext. Trig4 -> SR Counter Trig. input | | | X100 | Ext. Trig1 -> SR Counter Trig. input; SR Counter Trig. output -> Int. Trig1 | | | X101 | Ext. Trig2 -> SR Counter Trig. input; SR Counter Trig. output -> Int. Trig2 | | | X110 | Ext. Trig3 -> SR Counter Trig. input; SR Counter Trig. output -> Int. Trig3 | | | X111 | Ext. Trig4 -> SR Counter Trig. input; SR Counter Trig. output -> Int. Trig4 | | | 0XXX | Trigger-B (SR Counter2 Out) -> Int. TrigX | | | 1XXX | Trigger-C (SR Counter1 and Counter2) Out -> Int. TrigX | | | | | #### **Spin Rotation Counter enable (srcen)** | 0.000 | 640000B0 | Write srcen | -/W | Bit 0 | |-------|----------|-------------|-----|---------| | srcen | 04000000 | Read srcen | R | Bit15-0 | Setting Bit-0 of this register enables or disables the counters and the logic. After Power-up, the state of Bit-0 is "0", disabled and the counters are cleared. Reading "srcen" gives back the states of the enable bit, the trigger select bits and the trigger status bits. | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|-------------|----|----|----|----|---|---|--------|--------|---|---|-------|--------|---|-------| | Fields | | not applied | | | | | | | synctr | ig 3–0 | | | srtrs | el 3–0 | | srcen | Table93: Rotation Counter Enable | Field | Value | Causal Event | Condition | Description | | |-------|---------------------|------------------|-----------|-------------|--| | scren | 0 | Power-up | | Disabled | | | | 0 + 1 | Write 1 to srcen | | Enabled | | | | <b>1</b> + <b>0</b> | Write 0 to srcen | | Disabled | | ## **Spin Rotation Counter-1 (register src1)** | src1 | 640000B4 | read Spin Rotation counter 1 | -/R | Bit 15-0 | |------|----------|------------------------------|-----|----------| |------|----------|------------------------------|-----|----------| Counter-1 increments with the 80-MHz clock and is cleared at each zero-crossing of the spinner. If stopped out of the pulse program, it keeps the content, switches to the backward mode and starts decrementing if the Counter-2 reaches zero. Up to the Stop of the pulse program, the register "scr1" will be updated with the content of Counter-1 at each zero-crossing of the spinner. Therefor, the content "N" of scr1 is representing revolution speed of the spinner (befor the Stop): The time for one revolution is: $T = (N+1) \times 12,5$ nsec T can be measured between $T_{min}$ = 25 nsec and $T_{max}$ = 819.18 µsec | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|----|----|---------|---------|---------|--------|---------|--------|--------|--------|---|---|---|-----| | Fields | MSB | | | | src1: \ | /alue c | of Cour | nter-1 | at prev | ious z | ero-cr | ossing | | | | LSB | #### Table94: Rotation Counter-1 | Field | Value | Causal Event | Condition | Description | |-------|-----------------------------|------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------| | src1 | 0 | Power-up | | Disabled+cleared | | | 0 | srcen=1 | before Stop | Counter–1 is incrementing up to zero–crossing of the spinner | | | N | zero-crossing | before Stop<br>srcen=1 | Content of Counter posted to src1;<br>Counter-1 cleared and incrementing again up to<br>zero-crossing of the spinner | | | N of previous zero-crossing | Stop from pulse pro-<br>gram | after Stop<br>srcen=1 | Counter stops with content "n", (0 < n < N) and keeps "n" up to Counter-2 reaches zero. | | | N | Counter-2 = 0 | after Stop<br>srcen=1 | Counter-1 decrements down to zero | | | N | Counter-1 = 0 | after Stop<br>srcen=1<br>Counter-2 = 0 | Trigger-C starts the pulse program again | # Spin Rotation counter2 Register(src2) | src2 | 640000B8 | read/write Spin Rotation counter 2 | W/R | Bit 15-0 | |------|----------|-------------------------------------|-----------|----------| | 3102 | 04000000 | read/write opin riotation counter 2 | V V / I L | טונ וט–ט | Counter-2 decrements a preset value of spinner revolutions which it assumed from its preregister src2. Counter-2 starts at Stop for Counter-1, stops when it reaches zero and is reloaded with the content of scr2 when Counter-1 is reaching zero. | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|----|----|----|----|-------|---------|---------|--------|---|---|---|---|---|-----| | Fields | MSB | | | | | | src2: | value d | of Cour | nter-2 | | | | | | LSB | #### Table95: Rotation Counter-2 | Field | Value | Causal Event | Condition | Description | |-------|-----------|--------------------------------------|------------------------|--------------------------------------------------------------------------------------------------| | src2 | 0 | Power-up | | Disabled+cleared | | | 0 | srcen=1 | before Stop | Counter-2 halted and not set | | | R | Write to src2 | before Stop<br>srcen=1 | Counter-2 set to a number of spinner revolutions to be carried out after Stop from pulse program | | | R > r > 0 | Stop of Counter-1 from pulse program | after Stop<br>srcen=1 | Counter-2 decrements at each zero-crossing of the spinner | | | 0 | Counter-2 = 0 | after Stop<br>srcen=1 | Counter-2 reaches zero and starts Counter-1 to count backwards | # 4. 3. Engineering Design # IPSO-TxController of the IPSO AQS The Tx part of the IPSO AQS includes 5 TxControllers as one PCB assembly called "IPSO AQS ACQ" ## **Dimensions** Figure 28: IPSO AQS ACQ built from 5 TxControllers ## **Ports** ## **T-Controller Port** The connector of this port is located at the solder (back) side of the PCB. So several adapters with different cable connectors can be mounted next to this board. This port comprises the following signals: | Type of Signal | Direct. | Name | Count | |----------------|---------|--------------|-------| | RCP Output | out | TCU_xy | 17 | | Trigger Input | in | Trig 1,,4 | 4 | | Extern Suspend | in | EXT_MAN_SUSP | 1 | | Extern Stop | in | EXT_MAN_STOP | 1 | | Emergency Stop | in/out | EX_SGU_RES | 1 | | Type of Signal | Direct. | Name | Count | |----------------------------------------------------|---------|----------|-------| | Peripheral Status | in | SGU_ST | 1 | | Next Value Clock for Preemphasis | out | EXT_GCLK | 1 | | Config. Signals to recognize the connected adapter | in | | 2 | ## TxController Data Output 1,..4 - Low voltage, low noise LVDS input via 8 balanced data lines and one clock line - Transfer rate 80 mega-words per second (480 Mbyte/s) - Word width 48 bit #### **Requirements of Power** | Part-No. | Assembly | | +5 VSB | Σ +5 V | +3,3 V | +12 V | -12 V | analog<br>+5V | |------------|---------------------|---------------------|--------|---------|--------|-------|-------|---------------| | | 5x TxController | 0 | 0 | 5x0,6 A | 0 | 0 | 0 | | | H12549 | H12549 IPSO AQS ACQ | 28 RCP | | 0,9 A | | | | | | | | Generation of 2,5 V | | | 1,5 A | | | | | Sum of ACQ | | | 0,9 A | 4,5 A | | | | | #### JTAG Structure and BBIS-EEPROM For programming and testing during production, the TxControllers provide a JTAG interface to 3 JTAG Chains. Furthermore, the application software reads the board information (type, version, serial#, EC level) via this interface. The DSP can be accessed by an emulation software via a separate connector and the Parallel Port of a PC. Another separate connector allows bypassing the bridge and the direct access of Chain 3. Table96: IPSO AQS ACQ, H12549 JTAG structure | JTAG Connector | 1. JTAG Bridge l | J26 Address 0x3 | 2. JTAG Bridge U35 Address 0x2 | | | | |----------------|------------------|-----------------|--------------------------------|------|--|--| | | IN | ОИТ | IN | OUT | | | | ST4 | TDIB | TDOB | TDIB | TDOB | | | Table97: IPSO AQS ACQ, H12549 JTAG structure after Bridge U26 | IC | Type | JTAG ( | Chain 1 | JTAG ( | Chain 2 | JTAG Chain 3 | | |-------|----------------------|----------|----------|----------|----------|--------------|----------| | 10 | Туре | IN | OUT | IN | OUT | IN | OUT | | U2_6 | DSP TMS6415T | ATDIL<1> | ATD1A | | | | | | U2_7 | DSP TMS6415T | ATD1A | ATDOL<1> | | | | | | U2_8 | DSP TMS6415T | | | ATDIL<2> | ATD2A | | | | U2_9 | DSP TMS6415T | | | ATD2A | ATD2B | | | | U2_10 | DSP TMS6415T | | | ATD2B | ATDOL<2> | | | | U37 | PCI Bridge PCI 21154 | | | | | ATDIL<3> | ATDOL<3> | Table98: IPSO AQS ACQ, H12549 JTAG structure after Bridge U35 | 10 | <b></b> | JTAG ( | Chain 1 | JTAG | Chain 2 | JTAG Chain 3 | | | |-----|------------------------------------|----------|----------|----------|----------|--------------|----------|--| | IC | Туре | IN | OUT | IN | OUT | IN | OUT | | | U4 | EPROM EPC2LC20 für<br>Cyclone FPGA | BTDIL<1> | BTD1A | | | | | | | U11 | Cyclone FPGA<br>EP1C6F256C7 | BTD1A | BTD1B | | | | | | | U12 | Cyclone FPGA<br>EP1C6F256C7 | BTD1B | BTD1C | | | | | | | U16 | Cyclone FPGA<br>EP1C6F256C7 | BTD1C | BTD1D | | | | | | | U23 | Cyclone FPGA<br>EP1C6F256C7 | BTD1D | BTD1E | | | | | | | U29 | Cyclone FPGA<br>EP1C6F256C7 | BTD1E | BTD1F | | | | | | | U29 | Cyclone FPGA<br>EP1C6F256C7 | BTD1F | BTDOL<1> | | | | | | | U20 | Stratix FPGA<br>EP1S25F1020C5 | | | BTDIL<2> | BTD2A | | | | | U28 | EPROM EPC8 für Startix<br>FPGA | | | BTD2A | BTDOL<2> | | | | | U9 | IDT72T7285L5BB FIFO | | | | | BTDIL<3> | BTD3A | | | U10 | IDT72T7285L5BB FIFO | | | | | BTD3A | BTD3B | | | U17 | IDT72T7285L5BB FIFO | | | | | BTD3B | BTD3C | | | U24 | IDT72T7285L5BB FIFO | | | | | BTD3C | BTD3D | | | U30 | IDT72T7285L5BB FIFO | | | | | BTD3D | BTD3E | | | UB7 | Level Translator<br>74LVC2T45 | | | | | BTD3E | BTDOL<3> | | # 4. 4. Pin allocation of Connectors # **LVDS Connector** Figure 29: Pin location of the 48-Bit LVDS Connector at PCB Table99: Cable and Pin Assignment | Function | Type of<br>Wire | Transmitter Signal | Receiver Signal | Pin# | | | |------------------------------------------------------------------------------|--------------------|--------------------|-----------------|------|--|--| | signal:<br>Differential Pair of the received serial | | TxCLK_P | RxCLK_P | 6 | | | | transmit clock connected to the corresponding inputs of the transmitter | twisted + | TxCLK_M | RxCLK_M | 18 | | | | shield: Common drain wire of all sepa-<br>rate shields, connected to CHASSIS | | LVDS Gnd | | | | | | signal: Differential Pair of the received serial | | TxIN_P0 | RxIN_P0 | 3 | | | | data stream connected to the corresponding inputs of the transmitter | twisted + shielded | TxIN_M0 | RxIN_M0 | 15 | | | | shield | | LVDS | Gnd | 26 | | | | e e e e e | | TxIN_P1 | RxIN_P1 | 4 | | | | signal | twisted + | TxIN_M1 | RxIN_M1 | 16 | | | | shield | | LVDS Gnd | | | | | **PCB Side** | Function | Type of<br>Wire | Transmitter Signal | Receiver Signal | Pin# | |----------------------------------------------------------------------------|-----------------------|--------------------|-----------------|------| | | | TxIN_P2 | RxIN_P2 | 5 | | signal | twisted + shielded | TxIN_M2 | RxIN_M2 | 17 | | shield | o i ii o i a o a | LVDS | Gnd | 26 | | oigno! | | TxIN_P3 | RxIN_P3 | 9 | | signal | twisted + shielded | TxIN_M3 | RxIN_M3 | 21 | | shield | | LVDS | Gnd | 26 | | aignal | | TxIN_P4 | RxIN_P4 | 10 | | signal | twisted + shielded | TxIN_M4 | RxIN_M4 | 22 | | shield | | LVDS | Gnd | 26 | | aignal | | TxIN_P5 | RxIN_P5 | 11 | | signal | twisted + shielded | TxIN_M5 | RxIN_M5 | 23 | | shield | | LVDS | Gnd | 26 | | aignal | | TxIN_P6 | RxIN_P6 | 12 | | signal | twisted +<br>shielded | TxIN_M6 | RxIN_M6 | 24 | | shield | | LVDS | Gnd | 26 | | aignal | | TxIN_P7 | RxIN_P7 | 13 | | signal | twisted +<br>shielded | TxIN_M7 | RxIN_M7 | 25 | | shield | | LVDS | Gnd Gnd | 26 | | LICD cional nair left anna | | US | B+ | 1 | | USB signal pair, left open | twisted + | US | B- | 14 | | Shield of the USB signal pair, connected to CHASSIS | shielded | USB | Gnd | 2 | | signal: connected to bit1 of register<br>"chanconf" on F– and G–Controller | individual | CHANNEL_ | _DETECT0 | 7 | | signal: connected to bit0 of register<br>"chanconf" on F- and G-Controller | individual | CHANNEL_ | _DETECT1 | 20 | | VCC of USB power, left open | individual | USB | pwr | 19 | | GND of USB power, connected to GND | individual | USB | gnd | 8 | | common shield of the entire bundle | Shield | CHA | SSIS | body | #### **CHASSIS:** Chassis is a separate plane in the PCB layer stack. This plane is stacked close by the ground plane, giving a very tight capacitive (only capacitive) and low inductance coupling to GND. The chassis plane is screwed together with the external chassis along the front edge near the connectors and the line drivers. This solution reduces the digital noise at that point and the noise which is picked up by the driver and carried to the outside. In addition this avoids parasitic current through the GND plane which could be caused by potential differences of the remote device. ## DS OPT, Deskew optimization: DS\_OPT of the transmitter is triggered after power up and under software intervention. At the receiver this pin should be configuerable to High or Low which would enable or disable the receiver to optimize the skews. # 5. RxController #### Versions | Location | Name | Part# | EC# | FW# | Increments | Software Req. | |----------|----------------------------------------|--------|-----|-----|------------|---------------| | IPSO AQS | IPSO AQS Host<br>RxController embedded | H12547 | | | | | | PCI Bus | PCI RxController | H12565 | | | Flash | | #### Concerned Part# 86868 LVDS Cable, 1m Part# DRU-M #### **Features** - The RxController is able to receive 48-bit words via its LVDS-Input at a clock rate of 80 MHz if connected to a TxController and at a rate of 100 MHz if connected to a DRU-M - Rx measures the time distance of each Tx A-Word from the previous one and stores this value as a number of receive clock cycles in the upper 16-Bit of the 64-Bit receive FIFO word. - Receive FIFO for 8KWords of 64 bit connected to the EMIFA bus of the DSP - 64-bit DSP TMS320C6415 with 1MByte on-chip RAM, EMIFA, EMIFB, SDRAM and PCI-32Bit/33Mhz, interface - External RAM of 2MByte/16MByte connected to the EMIFA bus - EMIFA data bandwith of 160 MWords of 64 bits - Separate EMIFB bus for control functions - FLASH PROM for board and revision information #### **Architecture** Figure 30: The RxController # Operation The RxController is designed to receive data words of 48-bits sent by the IPSO-TxController or the DRU. These data words are received on 8 line pairs in a serialized form. They are transferred to parallel words in the LVDS receiver and delivered to the LVDC (FPGA)at a clock rate of 80–MHz (FCtrl, GCtrl) or 100–MHz (DRU). In the LVDC, the words are checked (validity and parity) and assigned with a time stamp fed into the FIFO. In case of a parity error, the parity flag in the Status Register is set and hold up to the FIFO will be cleared. The 3 possible data sources (FCtrl, GCtrl, DRU) send in different formats. Therefor, 3 receiving modes have been implemented in the LVDC and selected depending on the recognized source. The 48-bit words are stored in a FIFO which is 64-bit wide. The upper 16 bits of the FIFO words are used to hold the time stamps of each word. This time information gives the distance to the preceding word measured in numbers of clocks. The type of words which are measured and get the stamp depend on the receiving mode. In the FCtrl mode the A-words are used. In the GCTRL-mode the distance between two NG-words is counted. In the DRU-mode, the counting starts with each Control-Word and ends at the following Control- or Data-Word. The FIFO words can be processed by the DSP, transferred to its local memory or via the PCI Bus. The control and status register can be accessed by the DSP via the EMIFB bus. All registers and both memories of the RxController can also be accessed by any other controller via the PCI Bus. # 5. 1. Structure of input words at the LVDS-Receiver and the FIFO Dependent on the connected data source and the associated receiving mode, the RxController checks the validity and the parity of the incoming words (A-, B-words in FCtrl mode; Gradient data and NG-words in GCtrl mode; Data- and Control words in DRU mode). The resulting error status and the FIFO status can be read on the EMIFB bus. #### 5. 1. 1. Words from F-Controller A data package from the F-Controller consists of 2 Words (A+B) in adjacent clock cycles. The TIME value in the upper 16 bits of the FIFO word is the number of clock cycles between the previous A-Word and this one. Table100: F-Ctrl words at output of LVDS receiver and FIFO (F-Ctrl Mode) | В | <b>Bit</b> 64 | | 49 | 48 | 47 | 46 | 45 | | 1 | | |--------|-----------------|----------|-----------------------|----|-----|------|-----|------------------------|-----------------------|---| | Word A | /ord A not used | | | | PAR | SYNC | WID | Data from F-Controller | | | | Word B | At LVDS | not used | | | PAR | SYNC | WID | Data from F-Controller | | | | Word A | At FIFO | | TIME value, low part | | PAR | SYNC | WID | | Data from F-Controlle | r | | Word B | | | TIME value, high part | | PAR | SYNC | WID | Data from F-Controller | | r | Table101: Bit Fields of the F-Controller Output Word | Field | Value | Description | |--------------|-------|-------------------------------------------------------------------------| | WORD_ID(WID) | | Bit 46 in every word | | | 0 | Word A | | | 1 | Word B | | SYNC | | Reflects the current state of the 20-MHz reference clock at transmitter | | PARITY | | The even parity bit, created from Bit 1 to 46 | #### 5. 1. 2. Words from G-Controller A Gradient switching package from the G-Controller consists of a variable number of Gradient data words and 1 Next-Gradient word. Usually, these words are transmitted in adjacent clock cycles but this is not necessary. The TIME value in the upper 16 bits of the FIFO word is the number of clock cycles between the previous Next-Gradient word and this one. Table102: G-Ctrl words at output of LVDS receiver and FIFO (G-Ctrl Mode) | Bit | | 64 | | 49 | 48 | 47 | | 3 | 2 | 1 | |---------------|------|-----|-------------------------------------------|------------|-----------------|---------------|---------------|--------|--------|-----| | Next Gradient | At | | not applied | | Parity | | not allocated | | !VALID | !NG | | Gradient data | LVDS | | not applied | ot applied | | Gradient | | | !VALID | !NG | | Next Gradient | At | TII | TIME value, low part Parity not allocated | | | not allocated | | | !VALID | !NG | | Gradient data | FIFO | | /IE value, high p | art | Parity Gradient | | | !VALID | !NG | | Table103: Bit Fields of the G-Controller Output Word | Field | Value | Description | |------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | !VALID:!NG | | These bits identify the Gradient data words and the Next-Gradient words which activate the Gradients transmitted since the previous Next-Gradient word | | | 00 | Not allowed, erroneous combination | | | 01 | Gradient data word | | | 10 | Next-Gradient word | | | 11 | Idle cycle without data | | PARITY | | The even parity bit, created form Bit 1 to 47 | #### 5. 1. 3. Words from the DRU Table104: DRU words at output of LVDS receiver and FIFO (DRU Mode) | Bit | | 63 | | 48 | 47 | 46 | | 2 | 1 | 0 | |------------------|------|-----------------------|--|--------|-------------------------|----|---|---|---|---| | DRU Control Word | At | not applied | | Parity | DRU Control Information | | | 1 | 0 | | | DRU Data Word | LVDS | not applied | | Parity | DRU Data | | 0 | 1 | | | | DRU Control Word | At | Time value, low part | | Parity | DRU Control Information | | 1 | 0 | | | | DRU Data Word | FIFO | Time value, high part | | Parity | DRU Data | | 0 | 1 | | | Table105: Bit Fields of the DRU-Controller Output Word | Field | Value | Description | |--------------|-------|-----------------------------------------------------------------------------------------------------| | !Data::!CTRL | | These bits identify the DRU data words and the control words ( Data and Header/ Trailer information | | | 00 | Not allowed, erroneous combination | | | 01 | Data word | | | 10 | Control word | | | 11 | Idle cycle without data | | PARITY | | The even parity bit, created form Bit 1 to 47 | #### 5. 2. Software Interface Nearly all resources of the RxController can be accessed by both, software running local or software running on the Host Controller. Only the FIFO is excluded from this. The FIFO can be accessed by the DSP only. Both address ranges, local DSP and global PCI bus, are defined by 32-bit addresses. The access from the PCI range into many local ranges is possible through address windows, 2 ones dedicated to each controller. This is a 4–MByte window (for prefetchable accesses) and a 8–MByte window (for nonprefetchable accesses). The segmentation of the PCI address range to the window spaces the controllers is carried out by the BIOS and fixed by defining the content of all PCI–Base registers. Every window can be moved through the local address range by modifying the content of the DSP page register (DSPP). # 5. 2. 1. PCI Addresses The content of the Base0 register is defined by the BIOS of the Host Controller. The content of the DSPP register can be written by the software running on the Host Controller. This register can be reached through the nonprefetchable window. Table106: Relations between PCI- and local addresses on R-Controller | | 4 MByte Prefe | tchable Range | 8 MByte Nonprefetchable Range | | | |---------------|-----------------|---------------|-------------------------------|---------------|--| | | Bit [31::22] | Bit [21::0] | Bit [31::23] | Bit [22::0] | | | PCI Address | <base0></base0> | AD (04 A) | <base1></base1> | 4.D. reco. ci | | | Local Address | <dspp></dspp> | AD [21::0] | 0000 0001 1 | AD [22::0] | | Data Rus # 5. 2. 2. Local Address Layout Table107: Memory Map of the DSP 6415 on R-Controller | Local Hex Address Range | Block Size<br>(Bytes) | Bus | Width (By-<br>tes) | Description | Utilization | |-------------------------|-----------------------|-----------|---------------------------|---------------------------|-------------------| | 000x xxxx | 1M | Internal | 8 | Onchip RAM | | | 0180 0000 – 0183 FFFF | 256K | Internal | EMIFA Config. Register | | | | 0184 0000 – 0187 FFFF | 256K | Internal | L2 Cache Config. Register | | | | 0194 0000 – 0197 FFFF | 256K | | | Timer 0 Register | | | 0198 0000 - 019B FFFF | 256K | | | Timer 1 Register | | | 019C 0000 - 019F FFFF | 256K | | | Interrupt Select Register | | | 01A0 0000 – 01A3 FFFF | 256K | | | Enhanced DMA Register | _ | | 01A8 0000 – 01AB FFFF | 256K | Internal | | EMIFB Config. Register | | | 01AC 0000 - 01AF FFFF | 256K | Internal | Timer 2 Register | | | | 01B0 0000 – 01B3 FFFF | 256K | Internal | GPIO Register | | | | 01C0 0000 – 01C3FFFF | 256K | | | PCI Register | | | 6000 0000 – 63FF FFFF | 64M | EMIFB CE0 | 2 | External RAM | Register | | 6400 0000 – 67FF FFFF | 64M | EMIFB CE1 | 2 | External RAM | | | 6800 0000 – 6BFF FFFF | 64M | EMIFB CE2 | 2 External RAM | | BIS Flash<br>Prom | | 6C00 0000 – 6FFF FFFF | 64M | EMIFB CE3 | 2 | External RAM | | | Local Hex Address Range | Block Size<br>(Bytes) | Bus | Data Bus<br>Width (By-<br>tes) | Description | Utilization | |-------------------------|-----------------------|-----------|--------------------------------|--------------|-------------| | 8xxx xxxx | 256M | EMIFA CE0 | 8 | External RAM | RAM | | 9xxx xxxx | 256M | EMIFA CE1 | 8 | External RAM | | | Axxx xxxx | 256M | EMIFA CE2 | 8 | External RAM | | | Bxxx xxxx | 256M | EMIFA CE3 | 8 | External RAM | FIFO 16Kx64 | # 5. 2. 3. Content of the DSP Configuration Registers Table108: EMIFA Configuration Register | Local Hex Ad-<br>dress | Acronym | Value | Description | |------------------------|---------|------------|-----------------------------------| | 1800048 | CE0SEC | 00000042 | EMIFA CE0 Space Secondary Control | | 1800044 | CE1SEC | unmodified | EMIFA CE1 Space Secondary Control | | 1800050 | CE2SEC | unmodified | EMIFA CE2 Space Secondary Control | | 1800054 | CE3SEC | 00000040 | EMIFA CE3 Space Secondary Control | | 1800000 | GBLCTL | | EMIFA global Control | | | | 00012724 | RxController with 2 MByte SRAM | | 1800008 | CE0CTL | | EMIFA CE0 Space Control | | | | FFFFFE3 | RxController with 2 MByte SRAM | | 1800004 | CE1CTL | unmodified | EMIFA CE1 Space Control, not used | | 1800010 | CE2CTL | unmodified | EMIFA CE2 Space Control, not used | | 1800014 | CE3CTL | FFFFFE3 | EMIFA CE3 Space Control, FIFO | | 1800018 | SDCTL | | EMIFA SDRAM Control | | | | 0248f000 | RxController with 2 MByte SRAM | | 180001C | SDTIM | | EMIFA SDRAM Refresh Control | | | | 003F05DC | RxController with 2 MByte SRAM | | 1800020 | SDEXT | | EMIFA SDRAM Extension | | | | 00175F3F | RxController with 2 MByte SRAM | | | | | | Table109: EMIFB Configuration Register | Local Hex Ad-<br>dress | Acronym | Value | Description | |------------------------|---------|----------|-----------------------------------------| | 1A80000 | GLBCTL | 00012324 | EMIFB global Control | | 1A80008 | CE0CTL | 5055C11D | EMIFB CE0 Space Control, Register | | 1A80004 | CE1CTL | FFFFFBF | EMIFB CE1 Space Control, not used | | 1A80010 | CE2CTL | 2A22E80A | EMIFB CE2 Space Control, BIS Flash Prom | | 1A80014 | CE3CTL | FFFFFBF | EMIFB CE3 Space Control, not used | Table110: GPIO Configuration Register | Local Hex Ad-<br>dress | Acronym | Value | used as | Description | |------------------------|---------|-------|--------------------------------------------|-------------------------------------------------------------| | 01B00000 | GPEN | 0x1FF | | GPIO Bit Enable; Usage of the GPIO pins GP0,,GP8 as IO pins | | 01B00004 | GPDIR | 0xE | | Direction of GPIO Pins adjusted as: | | | | _ | not applied | GP0 Input | | | | _ | not applied | GP1 Output | | | | _ | not applied | GP2 Output | | | | - | MCBSP2 enable of serial PCI<br>Config Prom | GP3 Output | | | | _ | not applied | GP4 Input | | | | _ | not applied | GP5 Input | | | | 1 | FIFO full | GP6 Input, EXT_INT6 of the DSP | | | | 0 | FIFO not full | GP6 Input, EXT_INT6 of the DSP | | | | _ | not applied | GP7 Input | | | | - | not applied | GP8 Input | | 01B00008 | GPVAL | 0xBE | | GPIO Value Register, Output<br>Value of GPIO | ## 5. 2. 4. Memory at EMIFA, space CE0 The external RAM of the DSP has a word width of 64-bit. It is connected to the DSP via the EMIFA bus with a band width of 160 MWords per second. Table111: Type of external Memories used on the RxControllers | Local Hex Ad-<br>dress | Size<br>[MByte] | Word<br>[Byte] | Туре | Bandwith<br>[MByte/s] | Type of Controller | Identification | |--------------------------|-----------------|----------------|------|-----------------------|------------------------------------|----------------------------------------------------| | 8000 0000 -<br>801F FFFF | 2 | 8 Byte | SRAM | 1280 | RCtrl H12532 | imbf=FFFF or 0000 and<br>slot_brdv=XFXX or<br>X0XX | | | | | | | RCtrl embed. in<br>AQS-Host H12547 | imbf=0001 | ## 5. 2. 5. FIFO at EMIFA, space CE3 The FIFO (IDT72V3670) can store 8–KWords of 64 bits each. The multiplex logic LVDC fills the FIFO and the DSP reads the words out via EMIFA with a band width of 160 MWords per second. Every FIFO word includes the received data of 48 bits and a time stamp of 16 bits. Table112: Type of FIFOs used on the RxControllers | Local Hex Ad-<br>dress | Size<br>[KByte] | Word<br>[Byte] | Туре | Bandwith<br>[MByte/s] | Type of Controller | Identification | |--------------------------|-----------------|----------------|------------|-----------------------|---------------------------------|----------------------------------------------------| | B000 0000 -<br>B00F FFF8 | 128 | 8 Byte | IDT72V3670 | 1280 | RCtrl H12532 | imbf=FFFF or 0000 and<br>slot_brdv=XFXX or<br>X0XX | | | | | | | RCtrl embed. in AQS-Host H12547 | imbf=0001 | ## 5. 2. 6. Flash Prom at the EMIFB Bus, space CE2 Access features to the BIS Flash Prom: Bus width: 2 Byte, Data bit 7,...,0 implemented, Datenbit 15,...,8 not imple- mented; therefor this doubles the occupied address room Control of access: Number of clock cycles Duration of access ca. 85 nsec for write and 270 nsec for read access Table113: Type of Flash Proms used on the RxControllers | Local Hex Address | Size<br>[KByte] | Word<br>[Byte] | Туре | Type of Controller | Identification | |----------------------------------------------------------------------------------|-----------------|----------------|------|------------------------------------|---------------------------------------------------------| | 6800 0000 - 6801 FFFF | 64 | 1 Byte | | RCtrl H12532 | <pre>imbf=FFFF or 0000 and slot_brdv=XFXX or X0XX</pre> | | Flash Prom is part of<br>AQS-Host H12547 and<br>not connected to DSP<br>of RCtrl | | 1 Byte | | RCtrl embed. in<br>AQS-Host H12547 | imbf=0001 | ## 5. 2. 7. Registers at the EMIFB Bus, space CE0 All registers are accessed via the EMIFB bus. Access features to the registers: Bus width: 2 Byte, Data bit 15,...,0 implemented Control of access: Ready controlled Duration of access ca. 144 nsec for write and 120 nsec for read access #### **Address Layout** Table114: Device Codes on EMIFB (CE0 space), existent on RCtrl | Register | Local<br>Address | Function | Mode<br>R/W | Bits | |-----------|------------------|------------------------|-------------|------| | ctrl | 60000000 | Control Register | W | 1, 0 | | fifores | 6000004 | FIFO Reset | W | - | | sts | 60000008 | Status Register | R | 15–0 | | channel | 600000A | Channel Register | R/W | 3–0 | | chanconf | 60000030 | Channel Configuration | R | 15–0 | | slot_brdv | 60000038 | SLot and Board Version | R | 15–0 | Every read access to other addresses of the EMIFB bus than presented in this table delivers the content of the Status Register (sts). ## 5. 2. 7. 1. Register Description Control Register (ctrl) | ctrl 60000000 Control Register | W | 0 | |--------------------------------|---|---| |--------------------------------|---|---| The receiving mode can be set by modifying these two bits. A read of the status register (sts) delivers the current selection. | Bits | 15 | | 2 | 1 | 0 | |-------------|----|-----------------|---|------|------| | Field | | Not implemented | | mod1 | mod0 | | Reset State | | | | 0 | 1 | #### Table115: Control Register | Field | Value | Description | |-----------|-------|-----------------------------------| | mod(1::0) | | Modus of Operation | | | X1 | RCtrl connected to a F-Controller | | | 00 | RCtrl connected to a G-Controller | | | 10 | RCtrl connected to a DRU | #### FIFO Reset (fifores) | fifores 60000004 FIFO Reset W - | fifores | 6000004 | FIFO Reset | W - | |---------------------------------|---------|---------|------------|-----| |---------------------------------|---------|---------|------------|-----| Writing to this register without data resets counters and flags of the FIFO and resulting in a clear of the content. The FIFO is also cleared by Power-up and a PCI-Reset. #### Channel Register (channel) | | channel | 6000000A | Channel Register | R/W | 3-0 | |--|---------|----------|------------------|-----|-----| |--|---------|----------|------------------|-----|-----| The channel number of the FxController to which the software wants the RCtrl to be connected to is written (by the software) into this register. The content of this register is shown at the front display. This is advantageous in test applications with multiple RxControllers. The register is implemented in version=2 and so on (seen in chanconf). | Bits | 15 | | 4 | 3 | 2 | 1 | 0 | |-------------|----|-----------------|---|---|----|----|---| | Field | | Not implemented | | | ch | an | | | Reset State | | | | 0 | 0 | 0 | 0 | #### Table116: Channel Register | Field | Value | Description | |------------|----------|----------------------------------------------------| | chan(3::0) | 0000 | Reset State | | | 0001 | Connect RxController to a FxController out of nine | | | <br>1001 | | #### Channel Configuration Register (chanconf) | chanconf | 60000030 | Channel Configuration | R | 15–0 | |----------|----------|-----------------------|---|------| |----------|----------|-----------------------|---|------| The bits of the Channel Configuration Register provide information about versions, functions and options. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|--------|-------|----|----|------|------|---|---|------|--------|-------|-----|---------|---------|-----| | Field | Boai | d Fund | ction | | | Vers | sion | | | FCTF | RL Cha | annel | Ext | ernal C | Config. | Bit | ## Table117: Channel Configuration Register | Field | Value | Description | |--------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------| | External Config.<br>Bit (3::0) | | "Board Function" specific meaning: | | | | On RxController: | | | 1111 | IPSO RxController, H12532 | | | 1110 | PCI RxController, H12565 | | FCtrl Channel<br>(6::5) | | Indicates the FCtrl channel from 1 to 8. On TCTRL,GCtrl and RCtrl is FCtrl Channel= $0$ | | | 111 | F-Controller1 | | | 110 | F-Controller2 | | | 101 | F-Controller3 | | | 100 | F-Controller4 | | | 011 | F-Controller5 | | | 010 | F-Controller6 | | | 001 | F-Controller7 | | | 000 | F-Controller8 or TCTRL GCtrl, RCtrl | | Version (12::7) | | "Board Function" specific meaning: | | | | On RxController: Version of the "LVDC" FPGA | | | 000001 | LVDC-Version 1 on IPSO RxController (H12532), without BIS Flash Prom and without Channel Register | | | 000010 | LVDC-Version 2 on the RxControllers with Flash and Channel Register and existent as IPSO- (H12532F1) and PCI RxController (H12565) | | Board Function<br>(15::13) | | Indicates the function of the channel. | | | 000 | TCTRL | | | 001 | FCtrl | | | 010 | GCtrl | | | 100 | RCtrl | ## Slot-Board Vers. Register (slot\_brdv) | slot_brdv | 6000 | 000 | 38 | P | CI SL | ot an | d Boa | ard Ve | ersion | of a | TxCo | ntroll | er | R | | 15- | 0 | |---------------|---------|-----|-------|---------|--------|---------|---------|---------|--------|--------|-------|--------|--------|----------|-----|-----|---| | This register | r conta | ins | the s | slot ac | ddress | s in th | ne IPS | SO 19 | )"–Uı | nit an | d the | hardy | ware ' | versio | on. | | | | Bit | 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | | | Slot | Add. | | Е | Board F | Revisio | า | | | Во | ard Su | ıbrevisi | ion | | | ## Table118: Slot-Board-Version Register | Field | Value | Description | |---------------------------|----------|----------------------------------------------------| | Board Revision<br>(11::8) | | 4-bit number of the RCtrl board version | | | 0000 | IPSO RxController with 2MB external RAM | | | 0001 | IPSO RxController with 2MB external RAM and Flash | | | 0010 | IPSO RxController with 16MB external RAM and Flash | | Board Subrevision (7::0) | | Identification of any Subrevision | | | 00000000 | | | Field | Value | Description | |-----------------|-------|---------------------------------------------------------------| | ot-Add (15::12) | | Slot address, relevant in the "IPSO 19" Unit" | | | 0001 | Slot 1 | | | 0010 | Slot 2 | | | 0011 | Slot 3 | | | 0100 | Slot 4 | | | 0101 | Slot 5 | | | 0110 | Slot 6 | | | 0111 | Slot 7 | | | 1000 | Slot 8 | | | 1001 | Slot 9 | | | 1111 | Default at the RxController embedded in IPSO AQS Host, H12547 | | | 1011 | Default at the PCI RxController, H12565 | ## Status Register (sts) | sts 60000008 Status Register R 7-0 | R /−0 | | |------------------------------------|-------|--| |------------------------------------|-------|--| The Status register is read only. It contains the FIFO flags, the Mode control bits and the transfer error bits. The register enters its reset state after Power-up, Reset and a Write to the fifores-address. | Bit | 15 | | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----|-------------|---|------|----|-----|----|-----|-----|------|------|------| | Fields | | not applied | | WERR | IR | PAF | OR | PAE | HFL | mod1 | mod0 | PERR | | Reset State | | | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | Table119: Status Register | Field | Value | Description | |-----------|-------|---------------------------------------------------------------------------------------------------------| | WERR | | Word Error | | | 1 | A sequence or control bit error occurred since last FIFO reset. The cause depends on the selected mode. | | IR | | FIFO input ready, connected to EXT_INT6 of the DSP | | | 0 | Input ready, FIFO not full | | | 1 | FIFO full | | PAF | | PAF, Flag of FIFO almost full; threshold adjusted to 32 words | | | 0 | The FIFO can accept less than 32 further words | | | 1 | The FIFO can accept at least 32 further words | | OR | | FIFO output ready | | | 0 | Output ready to be read, FIFO contains at least one word | | | 1 | FIFO empty | | PAE | | PAE, Flag of FIFO almost empty; threshold adjusted to 32 words | | | 0 | FIFO contains less than 33 words | | | 1 | FIFO contains more than 32 words | | HFL | | FIFO Half Full Flag | | | 0 | FIFO contains more than 4096 words | | | 1 | FIFO contains less than 4096 words | | mod(1::0) | | Mode of operation | | | 11 | reserved | | | 10 | F-Controller Mode: RCtrl connected to a F-Controller | | | 00 | G-Controller Mode: RCtrl connected to a G-Controller | | | 01 | DRU Mode: RCtrl connected to a DRU | | PERR | | Parity Error of an input word | | | 1 | Error since last FIFO reset | ## 5. 3. Data Acquisition and Time Measurement #### **Data Acquisition** The receiving speed is 80–MWords per second from the FxController and 100–MWords per second from the DRU. Every received data word is checked for: - being an empty or a valid data word, resulting in acceptance or rejection - having the correct and expected position in the sequence, result is WERR of sts - having the correct parity, result is PERR of sts Sequence violations or parity errors set the error flags but do not avoid storing the word in the FIFO. This is to provide a complete image of the defective sequence. The error flags are reset at Power-up, PCI-Reset or a write access to fifores. #### Time Measurement Every received word sequence consists of data-words and controlling key-words and idle or empty words. The stored sequence image (in the FIFO) includes only the key-words and their affiliated following data words of different number. There are no gaps. Here, measurement of time means, counting the time distance of each key-word from the previous one as number of receiving clock cycles. Key-words are: - A-words of the sequence from the F-Controller - NG-words of the sequence from the G-Controller - Ctrl-words of the sequence from the DRU Setting the receiving mode in the Control Register selects the right key-words. The time distance is measured by a 32-bit counter. The low part of the 32-bit value will be stored together with the key-word in the empty upper 16 bits of the 64-bit FIFO. Except for stream from the DRU, the upper part of the 32-bit value will be stored together with the next data word. The word stream from the DRU provides no possibility to store the upper part of the counter. Therefor, the measurable time capacity is reduced to a 16-bit count. With receiving the key-word, the counter is cleared and starts counting again at zero. The maximum measurable time distance is: - 53,687 seconds @ 80 MHz, FxController - 655,36 microseconds @ 100 MHz, DRU ## 5. 3. 1. R-Ctrl operating in F-Controller Mode All A-words and the one B-words which follows an A-word in the next clock period will be stored. All A-words get a time stamp. Table120: Effect of Word-ID in F-Controller Mode | Identifier | Value | Accepted | WERR | Sequential Situation | Time Measuring | |------------|-------|----------|------|----------------------------|-------------------------------------------------------------| | WID | 0 | yes | - | A-Word following a B-Word | Low part of timer inserted in this A-Word and timer cleared | | | 1 | yes | - | B-Word following an A-Word | High part of timer inserted in this B-Word | | Identifier Value Accepted WERR | | Sequential Situation | Time Measuring | | | |--------------------------------|---|----------------------|----------------|----------------------------|-----------------------------------------------------------------| | | 0 | yes | 0→ 1 | A–Word following an A–Word | Low part of timer inserted in this A-<br>Word and timer cleared | | | 1 | no | _ | B-Word following a B-Word | counting | #### 5. 3. 2. R-Ctrl operating in G-Controller Mode All NG-words (Next Gradient) and all Valid-words (Gradient data words) will be stored. There are no constraints regarding, succession, number or clock period. Every NG-word gets a time stamp measured from the preceding NG-word. Table121: Effect of Valid and NG bit in G-Controller Mode | Identifier | Value | Accepted | WERR | Description | Time Measuring | |-------------|-------|----------|------|-------------------------------------------------------|------------------------------------------------------------------| | !Valid::!NG | 00 | yes | 0→ 1 | Undefined | Low part of timer inserted in this NG-<br>Word and timer cleared | | | 01 | yes | _ | First Valid-Word following a NG-<br>Word | High part of timer inserted in this Valid-Word | | | 01 | yes | _ | Valid-Word after first Valid-Word following a NG-Word | counting | | | 10 | yes | - | NG-Word following an NG-Word | Low part of timer inserted in this NG–<br>Word and timer cleared | | | 10 | yes | _ | NG-Word following an Valid-Word | Low part of timer inserted in this NG-<br>Word and timer cleared | | | 11 | no | - | Idle | counting | #### 5. 3. 3. R-Ctrl operating in DRU Mode All control words (!Ctrl=0) and all data words (!Data=0) will be stored. There are streams of control words and, separated by idle words, back-to-back streams of data words. Every control word gets a time stamp measured from the preceding control word. Every data word gets a time stamp measured from the last preceding control word. Table122: Effect of Data and Control bit in DRU Mode | Identifier | Value | Accepted | WERR | Description | Time Measuring | |--------------|-------|----------|------|-------------|--------------------------------------------------------------------| | !Data::!Ctrl | 00 | yes | 0→ 1 | Undefined | Low part of timer inserted in this word and timer cleared | | | 01 | yes | _ | Data-Word | Low part of timer inserted in this Data-Word, not cleared | | | 10 | yes | - | Ctrl-Word | Low part of timer inserted in this Ctrl-<br>Word and timer cleared | | | 11 | no | - | Idle | counting | ## 5. 4. Engineering Design ## **IPSO AQS** #### Form Figure31: IPSO AQS Host with embedded RxController #### **Ports** ## **Data Input** - Low voltage, low noise LVDS input via 8 balanced data lines and one clock line - Transfer rate 80 to 100 million words per second - Word width 48 bit #### **JTAG Structure** Table123: JTAG Structure of the RxController on IPSO AQS Host | Connector | Stxxx | | | | | | | |-------------|----------------|----------|--------------------|--|--|--|--| | JTAG Bridge | U8_1, Addr=0xF | | | | | | | | Connector | _ | ST?? | ST?? | | | | | | JTAG Chain | Chain1 | Chain2 | Chain3 | | | | | | | | U4_1:DSP | U3_1:FIFO1 | | | | | | Deviene | | | U11_1:FIFO2 | | | | | | Devices | | | U6_1:FPGA | | | | | | | | | U1_1:EEPROM (FPGA) | | | | | ## **Requirements of Power** Table124: Currents | Part-No. | Assembly | | +5VSB | Σ +5 V | +3,3 V | +12 V | -12 V | analog<br>+5V | |----------|---------------|--------------|-------|--------|--------|-------|-------|---------------| | H12547 | IPSO AQS Host | ETX 400Mhz | 1,8A | 2,5 A | 1,6 A | 0,1 A | 0,1 A | 0 | | | | RxController | 0 | 0 | 0,6 A | 0 | 0 | 0 | ## 5. 5. Pin allocation of Connectors ## **LVDS Input Connector** Figure 32: Pin location of the 48-Bit LVDS Connector at PCB Table125: Cable and Pin Assignment | Function | Type of<br>Wire | Transmitter Signal | Receiver Signal | Pin# | |------------------------------------------------------------------------------|--------------------|--------------------|-----------------|------| | signal: Differential Pair of the received serial | | TxCLK_P | RxCLK_P | 6 | | transmit clock connected to the corre-<br>sponding inputs of the transmitter | twisted + | TxCLK_M | RxCLK_M | 18 | | shield: Common drain wire of all sepa-<br>rate shields, connected to CHASSIS | | LVDS Gnd | | 26 | | signal: Differential Pair of the received serial | twisted + shielded | TxIN_P0 | RxIN_P0 | 3 | | data stream connected to the corresponding inputs of the transmitter | | TxIN_M0 | RxIN_M0 | 15 | | shield | | LVDS | Gnd | 26 | | | | TxIN_P1 | RxIN_P1 | 4 | | signal | twisted + | TxIN_M1 | RxIN_M1 | 16 | | shield | 331434 | LVDS | Gnd | 26 | **PCB Side** | Function | Type of<br>Wire | Transmitter Signal | Receiver Signal | Pin# | |-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | twisted + shielded individual individual individual | TxIN_P2 | RxIN_P2 | 5 | | signal | | TxIN_M2 | RxIN_M2 | 17 | | shield | | LVDS | Gnd | 26 | | at and | | TxIN_P3 | RxIN_P3 | 9 | | signal | | TxIN_M3 | RxIN_M3 | 21 | | shield | | LVDS | Gnd Gnd | 26 | | ainmal. | | TxIN_P4 | RxIN_P4 | 10 | | signal | | TxIN_M4 | RxIN_M4 | 22 | | shield | Wire Transmitter Signal Heceiver Signal twisted + shielded TxIN_P2 RxIN_P2 twisted + shielded TxIN_P3 RxIN_P3 twisted + shielded TxIN_P3 RxIN_P3 TxIN_M3 RxIN_M3 twisted + shielded TxIN_P4 RxIN_P4 TxIN_M4 RxIN_M4 TxIN_M5 RxIN_M5 TxIN_M5 RxIN_M5 TxIN_M6 RxIN_M6 TxIN_M6 RxIN_M6 TxIN_M7 RxIN_M7 TxIN_M7 RxIN_M7 TxIN_M7 RxIN_M7 USB+ USB- Individual CHANNEL_DETECTO Individual USB pwr Individual USB gnd | 26 | | | | ainmal. | | TxIN_P5 | RxIN_P5 | 11 | | signal | | TxIN_M5 | RxIN_M5 | 23 | | shield | | LVDS Gnd | | 26 | | oignal | | TxIN_P6 | RxIN_P6 | 12 | | signal | | TxIN_M6 | RxIN_M6 | 24 | | shield | | LVDS Gnd | | 26 | | oignal | | TxIN_P7 | RxIN_P7 | 13 | | signal | | TxIN_M7 | RxIN_M7 | 25 | | shield | | LVDS Gnd | | 26 | | LICE cianal pair left apen | | US | RxIN_P2 RxIN_M2 Gnd RxIN_P3 RxIN_M3 Gnd RxIN_P4 RxIN_M4 Gnd RxIN_P5 RxIN_M5 Gnd RxIN_P6 RxIN_M6 Gnd RxIN_P7 RxIN_M7 Gnd B+ 3- Gnd DETECT0 DETECT1 pwr gnd | 1 | | USB signal pair, left open | | USB- | | 14 | | Shield of the USB signal pair, connected to CHASSIS | shielded | USB | Gnd | 2 | | signal: left open | individual | CHANNEL_DETECT0 | | 7 | | signal: left open | individual | CHANNEL_DETECT1 | | 20 | | VCC of USB power, left open | individual | USB | pwr | 19 | | GND of USB power, connected to GND | individual | USB | gnd | 8 | | common shield of the entire bundle | Shield | CHA | SSIS | body | #### **CHASSIS:** Chassis is a separate plane in the PCB layer stack. This plane is stacked close by the ground plane, giving a very tight capacitive (only capacitive) and low inductance coupling to GND. The chassis plane is screwed together with the external chassis along the front edge near the connectors and the line drivers. This solution reduces the digital noise at that point and the noise which is picked up by the driver and carried to the outside. In addition this avoids parasitic current through the GND plane which could be caused by potential differences of the remote device. #### **DS OPT, Deskew optimization:** DS\_OPT of the transmitter is triggered after power up and under software intervention. At the receiver this pin should be configurable to High or Low which would enable or disable the receiver to optimize the skews. # **Bruker BioSpin** your solution partner Bruker BioSpin provides a world class, market-leading range of analysis solutions for your life and materials science needs Bruker BioSpin Group info@bruker-biospin.com www.bruker-biospin.com